

Now



**TUSS4470** ZHCSKL2-DECEMBER 2019

# **TUSS4470 Direct Drive Ultrasonic Sensor IC With Logarithmic** Amplifier

Technical

Documents

🧷 Tools 8

Software

#### 1 特性

- 集成驱动器,用于直接驱动的传感器和接收器功率 级,具有用于超声应用的模拟 输出
- 86dB 输入动态范围模拟前端
  - 一级低噪声放大器,增益可调为10、12.5、15 和 20V/V
  - 40KHz 至 500KHz 的可配置带通滤波器
  - 宽带对数放大器
- 支持的传感器频率(由外部时钟控制)
  - 40KHz 至 1MHz
  - 前置驱动器模式: 40KHz 至 440KHz
- 对于低功耗 应用
  - 待机模式: 1.7mA (典型值)
  - 睡眠模式: 220µA(典型值)
- 可配置软启动驱动级:
  - 使用内部 H 桥进行传感器激励的直接驱动
  - 用于使用内部 H 桥驱动外部场效应晶体管 (FET) 以实现更高电流驱动的前置驱动器配置
  - 使用 IO1 和 IO2 引脚实现的可配置突发模式
- 输出:
  - VOUT 上已解调回波包络的电压输出
  - OUT3 引脚上的输入信号过零比较器输出
  - OUT4 引脚上的可编程 VOUT 阈值交叉
- 串行外设接口 (SPI),可通过微控制器 (MCU) 进行 配置
- 2 应用
- 位置传感器
- 液位变送器
- 接近传感器

#### 3 说明

TUSS4470 是一款高度集成的直接驱动模拟前端,可 用于工业超声波 应用。传感器驱动级是内部 H 桥,可 以配置为在直接驱动模式下驱动传感器,以在传感器上 获得最大电压。内部 H 桥也可以配置为外部 FET 的前 置驱动器,从而为更大的传感器提供更高的电流和电压 驱动。

接收信号路径包括低噪声线性放大器、带通滤波器,后 跟对数增益放大器,可根据输入决定放大。对数放大器 具有很高的灵敏度,可捕捉弱回波信号,并在整个反射 回波范围内提供出色的输入动态范围。

Support &

Community

22

驱动器可以直接通过微控制器进行控制,以对突发信号 进行完全定制,或者可以通过 SPI 并借助可定制的脉 冲长度进行编程。TUSS4470 可以支持单个传感器发 送和接收突发信号,或者可以设置两个传感器来拆分发 送和接收功能。

### 器件信息(1)

| 器件型号     | 封装        | 封装尺寸(标称值)       |
|----------|-----------|-----------------|
| TUSS4470 | WQFN (20) | 4.00mm × 4.00mm |

如需了解所有可用封装,请参阅数据表末尾的可订购产品附 (1) 录。

# TUSS4470 应用图表



Texas Instruments

www.ti.com.cn

# 目录

| 1 | 寺性1                                            |
|---|------------------------------------------------|
| 2 | 应用1                                            |
| 3 | 兑明1                                            |
| 4 | 修订历史记录 2                                       |
| 5 | Pin Configuration and Functions                |
| 6 | Specifications 4                               |
|   | 6.1 Absolute Maximum Ratings 4                 |
|   | 6.2 ESD Ratings 4                              |
|   | 6.3 Recommended Operating Conditions 4         |
|   | 6.4 Thermal Information5                       |
|   | 6.5 Power-Up Characterstics 5                  |
|   | 6.6 Transducer Drive 5                         |
|   | 6.7 Receiver Characteristics 6                 |
|   | 6.8 Echo Interrupt Comparator Characteristics7 |
|   | 6.9 Digital I/O Characteristics 7              |
|   | 6.10 Switching Characteristics 7               |
|   | 6.11 Typical Characteristics 8                 |
| 7 | Detailed Description 11                        |
|   | 7.1 Overview 11                                |

|    | 7.2  | Functional Block Diagram   | 11 |
|----|------|----------------------------|----|
|    | 7.3  | Feature Description        | 12 |
|    | 7.4  | Device Functional Modes    | 21 |
|    | 7.5  | Programming                | 22 |
|    | 7.6  | Register Maps              | 24 |
| 8  | Appl | ication and Implementation | 30 |
|    | 8.1  | Application Information    | 30 |
|    | 8.2  | Typical Application        | 30 |
| 9  | Pow  | er Supply Recommendations  | 36 |
| 10 | Layo | out                        | 37 |
|    | 10.1 | Layout Guidelines          | 37 |
|    | 10.2 | Layout Example             | 38 |
| 11 | 器件   | 和文档支持                      | 39 |
|    | 11.1 | 接收文档更新通知                   | 39 |
|    | 11.2 | 支持资源                       | 39 |
|    | 11.3 | 商标                         | 39 |
|    | 11.4 | 静电放电警告                     | 39 |
|    | 11.5 | Glossary                   | 39 |
| 12 | 机械   | 、封装和可订购信息                  | 39 |
|    |      |                            |    |

# 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

| 日期          | 修订版本 | 说明     |
|-------------|------|--------|
| 2019 年 12 月 | *    | 初始发行版。 |



# 5 Pin Configuration and Functions



### RTJ Package Pin WQFN With Exposed Thermal Pad Top View

### **Pin Functions**

|     | PIN  | TYPE <sup>(1)</sup> | DESCRIPTION                    |  |  |
|-----|------|---------------------|--------------------------------|--|--|
| NO. | NAME | ITPE."              | DESCRIPTION                    |  |  |
| 1   | OUT3 | 0                   | General-purpose digital output |  |  |
| 2   | DGND | G                   | Digital ground                 |  |  |
| 3   | NCS  | I                   | SPI negative chip select       |  |  |
| 4   | SCLK | I                   | SPI CLK                        |  |  |
| 5   | SDI  | I                   | SPI data input                 |  |  |
| 6   | SDO  | 0                   | SPI data output                |  |  |
| 7   | IO1  | I                   | General-purpose digital input  |  |  |
| 8   | IO2  | I                   | General-purpose digital input  |  |  |
| 9   | VOUT | 0                   | Demodulated echo analog output |  |  |
| 10  | VDD  | Р                   | Voltage regulator input        |  |  |
| 11  | INN  | I                   | Negative transducer receive    |  |  |
| 12  | INP  | I                   | Positive transducer receive    |  |  |
| 13  | SGND | G                   | Sensor ground (quiet)          |  |  |
| 14  | GND  | G                   | Ground                         |  |  |
| 15  | OUTA | 0                   | Transducer driver output A     |  |  |
| 16  | OUTB | 0                   | Transducer driver output B     |  |  |
| 17  | VDRV | Р                   | H-bridge driver supply voltage |  |  |
| 18  | FLT  | I/O                 | Filter components              |  |  |
| 19  | OUT4 | 0                   | General-purpose digital output |  |  |
| 20  | VPWR | Р                   | Input supply voltage           |  |  |

(1) I = input, O = output, I/O = input and output, G = ground, P = power

# 6 Specifications

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                      |                                       | MIN  | MAX                     | UNIT |
|----------------------|---------------------------------------|------|-------------------------|------|
| V <sub>VPWR</sub>    | Supply voltage range                  | -0.3 | 40                      | V    |
| V <sub>VDD</sub>     | Voltage regulator input voltage       | -0.3 | 5.5                     | V    |
| V <sub>VDRV</sub>    | H-bridge drive voltage                | -0.3 | V <sub>VPWR</sub> + 0.3 | V    |
| V <sub>FLT</sub>     | Filter component pin                  | -0.3 | V <sub>VDD</sub> + 0.3  | V    |
| V <sub>INX</sub>     | INP, INN pins input voltage           | 0.5  | 1.3                     | V    |
| V <sub>DIG_IN</sub>  | SCLK, SDI, NCS, IOx pin input voltage | -0.3 | V <sub>VDD</sub> + 0.3  | V    |
| V <sub>VOUT</sub>    | Analog output voltage                 | -0.3 | V <sub>VDD</sub> + 0.3  | V    |
| V <sub>DIG_OUT</sub> | SDO, OUTx, IOx pin output voltage     | -0.3 | V <sub>VDD</sub> + 0.3  | V    |
| V <sub>OUTA_B</sub>  | OUTA, OUTB pins output voltage        | -0.3 | V <sub>VDRV</sub> + 0.3 | V    |
| T <sub>A</sub>       | Ambient temperature                   | -40  | 105                     |      |
| TJ                   | Junction temperature                  | -40  | 125                     | °C   |
| T <sub>stg</sub>     | Storage temperature                   | -40  | 125                     |      |

(1) Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                    |                         |                                                                                          | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------|
| M                  | Electrostatia discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | ±2000 | M    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                         |                                                                                                                     | MIN  | NOM  | MAX       | UNIT |
|-------------------------|---------------------------------------------------------------------------------------------------------------------|------|------|-----------|------|
| V <sub>VPWR</sub>       | Supply voltage on VPWR pin                                                                                          | 5    |      | 36        | V    |
|                         | Voltage on VDRV pin, internal regulation on VDRV disabled (VDRV_HI_Z=1)^{(1)}                                       | 5    |      | 36        | V    |
| V <sub>VDRV</sub>       | VDRV voltage Pre driver mode (PRE_DRIVER_MODE=1), internal regulation on VDRV disabled (VDRV_HI_Z=1) <sup>(1)</sup> | 5    |      | 15        | V    |
| V <sub>VDIG_IO</sub>    | Digital I/O pins                                                                                                    | -0.1 |      | $V_{VDD}$ | V    |
| V <sub>VDD</sub>        | Regulated voltage Input                                                                                             | 3.1  |      | 5.5       | V    |
| I <sub>VPWR_INDIR</sub> | Current consumption at VPWR pin during ranging                                                                      | 150  | 240  | 340       | μA   |
| I <sub>VPWR_STDBY</sub> | Current consumption at VPWR in standby mode                                                                         | 150  | 220  | 340       | μA   |
| I <sub>VDD_INDIR</sub>  | Current consumption at VDD pin during ranging                                                                       | 7    | 11.5 | 13        | mA   |
| IVDD_STDBY              | Current consumption at VDD in standby mode                                                                          | 1.2  | 1.5  | 2.5       | mA   |
| I <sub>VDD_SLEEP</sub>  | Current consumption in sleep mode                                                                                   |      |      | 350       | μA   |
| T <sub>A</sub>          | Operating free-air temperature                                                                                      | -25  |      | 105       | °C   |
| TJ                      | Operating junction temperature                                                                                      | -40  |      | 125       | °C   |

(1) Always V<sub>VPWR</sub> > V<sub>VDRV</sub> + 0.3 V to prevent reverse current from VDRV pin to VPWR pin

# 6.4 Thermal Information

|                       |                                              | TUSS4470   |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | RTJ (WQFN) | UNIT |
|                       |                                              | 20 PINS    |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 36.3       | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 29.4       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 14.7       | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 0.4        | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 14.7       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 4.7        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

# 6.5 Power-Up Characterstics

over operating free-air temperature range,  $V_{VPWR}$ ,  $V_{VDRV}$  and  $V_{VDD}$  recommended voltage range (unless otherwise noted)

| P.                  | ARAMETER                                                     | TEST CONDITIONS                                                          | MIN   | TYP | MAX   | UNIT       |
|---------------------|--------------------------------------------------------------|--------------------------------------------------------------------------|-------|-----|-------|------------|
| t <sub>PWR_ON</sub> | Time to power up<br>when SPI<br>communication is<br>possible |                                                                          |       |     | 10    | ms         |
|                     |                                                              | VDRV_VOLTAGE_LEVEL = 0x0; V <sub>VPWR</sub> > V <sub>VDRV</sub> + 100 mV | 4.5   | 5   | 5.3   |            |
|                     | DRV Regulated voltage<br>on VDRV pin <sup>(1)</sup>          | VDRV_VOLTAGE_LEVEL = 0x4; V <sub>VPWR</sub> > V <sub>VDRV</sub> + 100 mV | 8.1   | 9   | 9.9   |            |
|                     |                                                              | VDRV_VOLTAGE_LEVEL = 0x7; $V_{VPWR} > V_{VDRV}$ + 100 mV                 | 11.5  | 12  | 12.6  | V          |
| M                   |                                                              | $VDRV_VOLTAGE_LEVEL = 0x8; V_{VPWR} > V_{VDRV} + 100 mV$                 | 12.09 | 13  | 13.91 |            |
| VDRV                |                                                              | VDRV_VOLTAGE_LEVEL = 0xC; V <sub>VPWR</sub> > V <sub>VDRV</sub> + 100 mV | 15.81 | 17  | 18.9  |            |
|                     |                                                              | VDRV_VOLTAGE_LEVEL = 0xD; V <sub>VPWR</sub> > V <sub>VDRV</sub> + 100 mV | 16.74 | 18  | 19.26 |            |
|                     |                                                              | VDRV_VOLTAGE_LEVEL = 0xE; V <sub>VPWR</sub> > V <sub>VDRV</sub> + 100 mV | 17.67 | 19  | 20.33 |            |
|                     |                                                              | VDRV_VOLTAGE_LEVEL = 0xF; V <sub>VPWR</sub> > V <sub>VDRV</sub> + 100 mV | 19.0  | 20  | 21.4  |            |
|                     | VDRV capacitor                                               | VDRV_CURRENT_LEVEL = 0x0; V <sub>VPWR</sub> > V <sub>VDRV</sub> + 1 V    | 8.5   | 10  | 11.5  | <b>m</b> A |
| I <sub>VDRV</sub>   | charging current                                             | VDRV_CURRENT_LEVEL = $0x1$ ; $V_{VPWR} > V_{VDRV} + 1 V$                 | 17    | 20  | 23    | mA         |

(1) Other VDRV voltage levels possible.

# 6.6 Transducer Drive

over operating free-air temperature range,  $V_{VPWR}$ ,  $V_{VDRV}$  and  $V_{VDD}$  recommended voltage range (unless otherwise noted)

| PARAMETER     |                                | TEST CONDITIONS        | MIN | TYP | MAX | UNIT |
|---------------|--------------------------------|------------------------|-----|-----|-----|------|
| $R_{HS\_FET}$ | High-side MOSFET on-resistance | T <sub>A</sub> =+105°C |     |     | 30  | Ω    |
| $R_{LS\_FET}$ | Low-side MOSFET on-resistance  | T <sub>A</sub> =+105°C |     |     | 20  | Ω    |



# 6.7 Receiver Characteristics

over operating free-air temperature range, VVPWR, VVDRV and VVDD recommended voltage range (unless otherwise noted)

| PAR                   | AMETER                                                                                   | TEST CONDITIONS                                                                                                                                                | MIN TYP M |      | MAX         | UNIT  |
|-----------------------|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------|-------------|-------|
| G <sub>LNA</sub>      |                                                                                          | LNA_GAIN = 0x00; f <sub>DRV_CLK</sub> = 58 KHz                                                                                                                 | 13.7      | 15   | 16.8        |       |
| G <sub>LNA</sub>      | Low-noise                                                                                | LNA_GAIN = 0x01; f <sub>DRV_CLK</sub> = 58 KHz                                                                                                                 | 9.4       | 10   | 12          | V/V   |
| G <sub>LNA</sub>      | amplifier fixed                                                                          | LNA_GAIN = $0x10$ ; $f_{DRV_{CLK}} = 58$ KHz                                                                                                                   | 17.6      | 20   | 21.8        | V/V   |
| G <sub>LNA</sub>      |                                                                                          | LNA_GAIN = 0x11; f <sub>DRV_CLK</sub> = 58 KHz                                                                                                                 | 11.6      | 12.5 | 14.2        |       |
| DR <sub>VIN_MIN</sub> | Minimum<br>receive input <sup>(1)</sup>                                                  | LOGAMP_DIS_FIRST=0x0;LOGAMP_DIS_LAST=0x0                                                                                                                       |           | 2.4  |             | μVrms |
| DR <sub>VIN_MAX</sub> | Maximum receive input <sup>(1)</sup>                                                     | LNA_GAIN=0x00; ERR <sub>LOG</sub> < ± 3dB; f <sub>DRV_CLK</sub> < 500KHz                                                                                       |           | 48   |             | mVrms |
|                       | Slope of                                                                                 | VOUT_SCALE_SEL = 0x0; f <sub>DRV_CLK</sub> = 58 KHz                                                                                                            | 25        | 29.7 | <b>7</b> 33 |       |
| SL <sub>AFE</sub>     | analog front<br>end <sup>(2)</sup>                                                       | VOUT_SCALE_SEL = 0x1; f <sub>DRV_CLK</sub> = 58 KHz                                                                                                            | 38        | 45.1 | 46          | mV/dB |
|                       | Receiver path                                                                            | $\label{eq:logAMP_DIS_FIRST = 0x0; LOGAMP_DIS_LAST = 0x0 \\ \mbox{ERR}_{\mbox{LOG}} < \pm 3 \mbox{ dB; } \mbox{f}_{\mbox{DRV}_{\mbox{CLK}}} < 500 \mbox{ KHz}$ | 82        |      | 92          |       |
|                       | dynamic range<br>(minimum to<br>maximum                                                  | $\label{eq:logAMP_DIS_FIRST = 0x0; LOGAMP_DIS_LAST = 0x1 \\ \mbox{ERR}_{\mbox{LOG}} < \pm 3 \mbox{ dB; } \mbox{f}_{\mbox{DRV}_{\mbox{CLK}}} < 500 \mbox{ KHz}$ | 74        |      | 86          |       |
| DR <sub>AFE</sub>     | input) <sup>(1)</sup>                                                                    | $\label{eq:logamp_dis_first = 0x1; LOGAMP_dis_LAST=0x1 \\ ERR_{LOG} < \pm 3dB; f_{DRV_{CLK}} < 500 \ \text{KHz}$                                               | 59        |      | 70          | dB    |
|                       | Receiver path<br>dynamic<br>Range (noise<br>floor to<br>maximum<br>input) <sup>(3)</sup> | LOGAMP_DIS_FIRST = 0x0; LOGAMP_DIS_LAST = 0x0<br>ERR <sub>LOG</sub> < ± 3 dB; f <sub>DRV_CLK</sub> < 500 KHz                                                   | 74        |      | 84          |       |
| BW <sub>LOG</sub>     | Logamp<br>bandwidth                                                                      | Information only                                                                                                                                               | 40        |      | 1000        | KHz   |
|                       |                                                                                          | LOGAMP_DIS_FIRST=0x0; LOGAMP_DIS_LAST=0x0;<br>f <sub>DRV_CLK</sub> = 40 KHz                                                                                    | -108      |      | -97         |       |
| INT <sub>LOG</sub>    | Intercept point in dBV                                                                   | LOGAMP_DIS_FIRST = 0x0; LOGAMP_DIS_LAST=0x1;<br>f <sub>DRV_CLK</sub> = 40 KHz                                                                                  | -94       |      | -86         | dBV   |
|                       |                                                                                          | LOGAMP_DIS_FIRST = 0x1; LOGAMP_DIS_LAST=0x1;<br>f <sub>DRV_CLK</sub> = 40 KHz                                                                                  | -80       |      | -70         |       |
| ERR <sub>LOG</sub>    | Log<br>conformance<br>error                                                              | Information only                                                                                                                                               | -3        |      | 3           | dB    |
| f <sub>BPF</sub>      | Configurable<br>range of<br>center<br>frequency of<br>BPF                                | BPF_BYPASS = 0x0; BPF_FC_TRIM = 0x0;<br>set by different values of BPF_HPF_FREQ                                                                                | 40        |      | 500         | KHz   |
| Q <sub>BPF</sub>      | Q of bandpass filter                                                                     | $BPF_BYPASS = 0x0; BPF_Q_SEL = 0x0^{(4)}$                                                                                                                      | 3         | 4    | 5.2         |       |
| R <sub>LPF</sub>      | Internal<br>resistor on<br>FLT pin to<br>ground                                          |                                                                                                                                                                |           | 6.25 |             | ΚΩ    |
|                       | Output<br>pedestal                                                                       | $V_{VDD}$ = 3.3 V; $f_{DRV_{CLK}}$ = 40 KHz; VOUT_SCALE_SEL = 0x0<br>LOGAMP_DIS_FIRST = 0x0; LOGAMP_DIS_LAST = 0x0                                             | 0.3       |      | 0.45        | V     |
| Vo_pdstl              | level <sup>(1)</sup>                                                                     | V <sub>VDD</sub> = 5.0 V; f <sub>DRV_CLK</sub> = 40 KHz; VOUT_SCALE_SEL = 0x1<br>LOGAMP_DIS_FIRST = 0x0;LOGAMP_DIS_LAST = 0x0                                  | 0.45      |      | 0.675       | v     |

(1) Measured with effectively very large  $C_{FLT}$ . Actual minimum signal detectable will depend on  $V_{N_pk_pk}$ . Minimum and maximum input

levels are defined by  $ERR_{LOG}$ . Slope measured with factory trim at  $f_{DRV_{CLK}} = 58$  KHz. Slope can be adjusted with with LOGAMP\_SLOPE\_ADJ bits for different (2) f<sub>DRV\_CLK</sub> settings.

Measured with different C<sub>FLT</sub> values according to  $\Delta \pm 3$ . Noise floor is set by V<sub>N\_PK\_PK</sub> in addition to V<sub>O\_PDSTL</sub>. Other choices of Q possible. (3)

(4)

# **Receiver Characteristics (continued)**

over operating free-air temperature range, V<sub>VPWR</sub>, V<sub>VDRV</sub> and V<sub>VDD</sub> recommended voltage range (unless otherwise noted)

| PARAMETER            |               | TEST CONDITIONS                                                                                                                                          | MIN | TYP MAX | UNIT  |
|----------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------|-------|
|                      | Output peak-  | V <sub>VDD</sub> =3.3 V; f <sub>DRV_CLK</sub> = 40 KHz; C <sub>FLT</sub> = 15<br>nF; VOUT_SCALE_SEL = 0x0<br>LOGAMP_DIS_FIRST = 0x0; LOGAMP_DIS_LAST=0x0 | 50  | 200     | m)/on |
| V <sub>N_pk_pk</sub> | to-peak noise | $V_{VDD}$ =5.0 V; f <sub>DRV_CLK</sub> = 40 KHz; C <sub>FLT</sub> = 15<br>nF; VOUT_SCALE_SEL = 0x1<br>LOGAMP_DIS_FIRST = 0x0; LOGAMP_DIS_LAST = 0x0      | 75  | 300     | mVpp  |

# 6.8 Echo Interrupt Comparator Characteristics

over operating free-air temperature range (unless otherwise noted)

|                         | PARAMETER                                          | TEST CONDITIONS        | MIN  | TYP | MAX  | UNIT |
|-------------------------|----------------------------------------------------|------------------------|------|-----|------|------|
| VOUT_SCAL               | E_SEL = 0x0                                        |                        |      |     |      |      |
| V <sub>ECMP_THR_0</sub> |                                                    | ECHO_INT_THR_SEL = 0x0 | 0.37 | 0.4 | 0.43 | V    |
|                         | Echo interrupt comparator                          | ECHO_INT_THR_SEL = 0x5 | 0.56 | 0.6 | 0.64 |      |
|                         | threshold <sup>(1)</sup>                           | ECHO_INT_THR_SEL = 0xA | 0.75 | 0.8 | 0.85 |      |
|                         |                                                    | ECHO_INT_THR_SEL = 0xF | 0.94 | 1   | 1.06 |      |
| V <sub>ECMP_HYS_0</sub> | Echo interrupt comparator hysteresis               |                        | 7    |     | 68   | mV   |
| VOUT_SCAL               | E_SEL = 0x1                                        |                        |      |     |      |      |
|                         |                                                    | ECHO_INT_THR_SEL = 0x0 | 0.56 | 0.6 | 0.64 | V    |
| M                       | Echo interrupt comparator threshold <sup>(1)</sup> | ECHO_INT_THR_SEL = 0x5 | 0.84 | 0.9 | 0.96 |      |
| VE_CMP_THR_1            |                                                    | ECHO_INT_THR_SEL = 0xA | 1.13 | 1.2 | 1.27 |      |
|                         |                                                    | ECHO_INT_THR_SEL = 0xF | 1.41 | 1.5 | 1.59 |      |
| V <sub>ECMP_HYS_1</sub> | Echo interrupt output threshold level hysteresis   |                        | 7    |     | 68   | mV   |

(1) Other thresholds possibe.

# 6.9 Digital I/O Characteristics

over operating free-air temperature range, VVPWR, VVDRV and VVDD recommended voltage range (unless otherwise noted)

|                        | PARAMETER                                | TEST CONDITIONS                                 | MIN             | TYP | MAX | UNIT      |
|------------------------|------------------------------------------|-------------------------------------------------|-----------------|-----|-----|-----------|
| V <sub>IH_DIGIO</sub>  | Digital input high-level                 |                                                 | 0.7             |     |     | $V_{VDD}$ |
| V <sub>IL_DIGIO</sub>  | Digital input low-level                  | NCS, SDI, SCLK and IOx pins                     |                 |     | 0.3 | $V_{VDD}$ |
| V <sub>HYS_DIGIO</sub> | Digital input hysteresis                 |                                                 | 100             |     |     | mV        |
| V <sub>OH_DIGIO</sub>  | Digital output high-level <sup>(1)</sup> | SDO, OUTx pins; $I_{DIGIO_OUT} = -1 \text{ mA}$ | $V_{VDD} - 0.1$ |     |     | V         |
| V <sub>OL_DIGIO</sub>  | Digital output low-level <sup>(1)</sup>  | SDO, OUTx pins; I <sub>DIGIO_OUT</sub> = 1 mA   |                 |     | 0.1 | V         |
| V <sub>O_CAP</sub>     | Maximum output load capacitance          | SDO pin. Information Only                       |                 |     | 10  | pF        |
| R <sub>PU_DIGIO</sub>  | Digital input pullup resistance to VDD   | NCS, IO1, IO2 pins                              | 80              | 100 | 130 | kΩ        |
| R <sub>PD_DIGIO</sub>  | Digital Input pulldown resistance to GND | SCLK, SDI pins                                  | 80              | 100 | 130 | kΩ        |

(1) No short-circuit protection on output pins. Damage may occur for currents higher than specified.

# 6.10 Switching Characteristics

over operating free-air temperature range, V<sub>VPWR</sub>, V<sub>VDRV</sub> and V<sub>VDD</sub> recommended voltage range (unless otherwise noted)

|                      | PARAMETER                                                                 | TEST CONDITIONS                                                                   | MIN | TYP MAX | UNIT |
|----------------------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----|---------|------|
|                      | Frequency of drive clock at IO1 and IO2 pin ; depends on the VDRV voltage | Used as burst frequency;<br>PRE_DRIVER_MODE = 0x0                                 | 40  | 1000    | KHz  |
| f <sub>drv_clk</sub> | Frequency of drive clock at IO1 and IO2 pin                               | Used as burst frequency;<br>PRE_DRIVER_MODE = 0x1; Load cap<br>on OUTA/OUTB = 2nF | 40  | 440     | KHz  |
| SPIRATE              | SPI bit rate                                                              |                                                                                   |     | 500     | KHz  |

TUSS4470 ZHCSKL2 – DECEMBER 2019 NSTRUMENTS www.ti.com.cn

ÈXAS

# 6.11 Typical Characteristics



版权 © 2019, Texas Instruments Incorporated



# Typical Characteristics (接下页)





# Typical Characteristics (接下页)





# 7 Detailed Description

# 7.1 Overview

The TUSS4470 is a highly integrated driver and receiver IC designed especially for ultrasonic transducers operating between the range of 40 KHz to 1 MHz. The TUSS4470 integrates an H-bridge to drive the transducer directly. This is useful in applications where the receive transducer sensitivity is high and large driving voltage is not required to create sufficient sound pressure level and where short distance measruements are needed. The driver stage has flexible and configurable controls set through the SPI interface or through digital input pins that can be driven by an external MCU. The receive stage consists of a logarithmic amplifier receive chain. The logamp enables the TUSS4470 to have a wide dynamic input range. This enables applications where objects with different physical properties must be detected with the same sensor. A key advantage of the TUSS4470 is that it integrates a bandpass filter that can be tuned to the center frequency of the transducer. A demodulated analog output representing the receive echo, the zero crossing of the input signal, and a simple threshold crossing indicator enable a variety of end applications from complex object detection to simple presence detection.

# 7.2 Functional Block Diagram



### 7.3 Feature Description

### 7.3.1 Excitation Power Supply (VDRV)

The TUSS4470 device includes a current source which charges a capacitor connected to the VDRV pin. The VDRV pin serves as the power supply for the integrated H-Bridge driver circuit The voltage on the VDRV pin  $(V_{VDRV})$  is controlled by an internal voltage monitor which can be configured by the VDRV\_VOLTAGE\_LEVEL bits. The current source is switched off after VDRV pin voltage crosses the configured V<sub>VDRV</sub> value. The charging current (I<sub>VDRV</sub>) can be configured using VDRV\_CURRENT\_LEVEL bits.

In applications where VPWR can vary over a wide range, this allows the transducer drive voltage to be fixed for every burst for a deterministic sound pressure level created by the transducer. This is possible only when the minium supply voltage on the VPWR pin is greater than the configured value of V<sub>VDRV</sub>.

The VDRV regulation is disabled at device power up indicated by VDRV\_HI\_Z bit being set. To enable VDRV this bit must be cleared. This feature enables applications where the the H-Bridge driver supply is connected to an external power supply source through the VDRV pin.

### 注

- When VDRV pin is supplied from an external power supply, it must be ensured that all times including during power up, V<sub>VPWR</sub> > V<sub>VDRV</sub> + 0.3 V to prevent any reverse current from VDRV pin to VPWR pin. Alternatively a reverse current prevention diode can be used on VPWR pin as shown in 🛿 25 (D1).

After a burst is completed and during the long receive time (listen mode), the capacitor on VDRV pin will discharge causing the charging current to turn on intermittently. This can inject switching noise which can be picked by the analog front end as a spurious echo. To eliminate this noise, the DIS\_VDRV\_REG\_LSTN bit can be set. This disables charging of VDRV automatically after the burst is done. The VDRV charging current can be turned on again by setting the VDRV\_TRIGGER bit. Setting this bit may create a spurious echo which can be ignored by the echo processing in the MCU. The VDRV\_READY bit in DEV\_STAT register can be monitored to know when the required voltage level has been reached and the device is ready to generate a new burst. The VDRV\_TRIGGER bit must be un-set through SPI just before the start of burst and will have to be set again for next charging cycle. If the VDRV\_TRIGGER bit is not un-set before next burst cycle, the VDRV charging current will not be automatically disabled after the burst even when DIS\_VDRV\_REG\_LSTN is set. This functionality is ignored when the VDRV\_HI\_Z bit is set.

# 7.3.2 Burst Generation

TUSS4470 has multiple modes to excite the transducer through OUTA and OUTB pins. For each of the modes, the desired frequency of burst is supplied through an external clock on the IOx pins. This enables the user to supply a highly precise clock calibrated to the center frequency of transducer to enable the highest sound pressure level generation. These modes can be selected by the IO\_MODE bits in the DEV\_CTRL\_3 register.

The burst mode is enabled first, then the start of burst (OUTA/OUTB changing states) happens at the next falling edge of IO1 or IO2, depending on the mode selected. These modes are described below.

• IO\_MODE = 0: In this mode, the external clock for the transducer is applied at the IO2 pin and the burst mode is enabled by setting the CMD\_TRIGGER in the TOF\_CONFIG register through SPI, as shown in 图 15. The device then expects a clock at IO2 pin to generate pulses on the OUTA/OUTB pins. The start of burst happens from the first falling edge of IO2. The number of pulses are counted by counting falling edge to next falling edge transitions on IO2 once the start of burst is triggered. The end of burst sequence is signaled when the number of pulses defined in BURST\_PULSE are sent, or when the CMD\_TRIGGER = 0 is set through SPI, whichever occurs earlier. TI recommends that IO2 is held high before burst enable to count the number of pulses correctly. After the start of burst, the state of OUTA and OUTB pins are determined by IO1 and IO2 pins as shown in 表 22. A transition of CMD\_TRIGGER from high to low to high again is required to initiate a new burst sequence.



# Feature Description (接下页)



图 15. IO\_MODE 0 Description

• IO\_MODE = 1: In this mode, the external clock for the transducer is applied at the IO2 pin and the burst mode is enabled when IO1 pin transitions low as shown in 图 16. The device then expects a clock at IO2 pin to generate pulses on the OUTA/OUTB pins. The start of burst happens from the first falling edge of IO2. The number of pulses are counted by counting falling edge to next falling edge transitions on IO2 once the start of burst is triggered. End of burst sequence is signaled when the number of pulses defined in BURST\_PULSE are sent or or IO1 transitions high, whichever occurs earlier. TI recommends that IO2 is held high before start of burst to count the number of pulse correctly. After the start of burst, the state of OUTA and OUTB pins are determined by IO1 and IO2 pins as shown in 表 22. A transition of IO1 from low to high to low again is required to initiate a new burst sequence.





IO\_MODE = 2: In this mode both IO1 and IO2 are used to control OUTA and OUTB. The burst enable is triggered when either IO1 or IO2 transitions from high to low. Start of burst (OUTA and OUTB changing state) happens only at the next falling edge of IO1. 图 17 shows the case where a high-to-low transition on IO2 is used to enable the burst. A burst is emulated when IO1 and IO2 are toggled in a non-overlapping sequence. After the start of burst, the state of OUTA and OUTB pins are determined by IO1 and IO2 pins as shown in 表 21. During a burst, if there is a condition where both IO1 and IO2 are high for more than half period of the internal clock f<sub>INT\_CLK</sub> (caused by differential delays due to PCB parasitics or MCU code), an end of burst and burst mode disable will be triggered. Any falling edge just after this condition will be ignored to toggle OUTA and OUTB as it would be considered as a new burst enable signal. A systematic condition of overlap can cause a continuos end of burst trigger such that OUTA and OUTB do not toggle even though IO1 and IO2 are toggling. TI recommends no overlap or minimum non-overlap between the IO1 and IO2 signals when measured at the pins. BURST\_PULSE has no effect in this mode.



# Feature Description (接下页)





IO\_MODE = 3: In this mode, burst enable and start of burst are both triggered by the falling edge of IO2. TI recommends that IO2 pin is kept pulled up to VDD for this mode. The device then expects a clock at IO2 pin to generate pulses on the OUTA/OUTB pins as shown in 图 18. The number of pulses are counted by counting falling edge to next falling edge transitions on IO2 once the start of burst is triggered. End of burst sequence is signaled when the number of pulses defined in BURST\_PULSE are sent. After end of burst, a blank-out timer interval defined by the DRV\_PLS\_FLT\_DT register is started to prevent triggering of a new start of burst in the event if the IO2 pin is still toggling. After the start of burst, the state of OUTA and OUTB pins are determined by IO1 and IO2 pins as shown in 表 22.



注

- For IO\_MODE 0 and 1, by setting BURST\_PULSE = 0, the device will generate continuos burst pulses on OUTA and OUTB until the end of burst is signaled through SPI or the IO1 pin, respectively. Continuos bursting is not available for IO\_MODE=3.
- A higher noise floor at the VOUT pin is expected in continuous mode where one transducer is used to transmit burst signals and another transducer is used to receive, as the switching noise of the digital IO pins can couple into the highly sensitive analog front end for the receive channel. This also applies to the single transducer use case where a continuous clock is applied on IO2 pin when the device is in indirect or listening mode.
- The range for frequency of switching for the output drivers is given by f<sub>DRV\_CLK</sub> parameter in the *Switching Charactestics* table.
- When the device is not in direct sensing or bursting mode, the device is always in indirect sensing or listening mode.



### Feature Description (接下页)

### TUSS4470 ZHCSKL2 – DECEMBER 2019

### 7.3.2.1 Burst Generation Diagnostics

In IO\_MODE 0, 1 and 3, a pulse number diagnostic is active after start of burst (not when the burst is enabled) to monitor if the correct number of pulses (as set in BURST\_PULSE) were generated before the end of burst was signaled through SPI or the IO1 pin. A fault, if detected, is then reported through the PULSE\_NUM\_FLT bit.

The pulse duration after start of burst (not when the burst is enabled) is monitored to detect a stuck condition, which will keep the FETs on OUTA or OUTB turned on. This can happen because of loss of external clock or the driving signal on IO1 and IO2 pins being stuck in one state. The device expects to see a toggle on IOx pins (based on IO\_MODE) within the time period as defined in the DRV\_PLS\_FLT\_DT register. If this diagnostic triggers, it will force an end of burst. The fault is reported by setting the DRV\_PULSE\_FLT bit. If a DRV\_PULSE\_FLT is set in IO\_MODE 0, 1 and 3—and the programmed number of pulses were not sent before end of burst—the PULSE\_NUM\_FLT will also be set.

### 注

- The DRV\_PULSE\_FLT bit is cleared when a new start of burst is triggered, when DRV\_PLS\_FLT\_DT = 0x7 is set, or if the device is put into Standby or Sleep mode.
- The PULSE\_NUM\_FLT bit is cleared when a new start of burst is triggered, or if the device is put into Standby or Sleep mode.

### 7.3.3 Direct Transducer Drive

■ 19 shows the internal structure for driving an ultrasonic transducer connected directly to the device output using an H-bridge output stage. This configuration drives  $2 \times V_{VDRV}$  as the peak-to-peak voltage across the transducer. The voltage on VDRV pin can be set as described in the *Excitation Power Supply (VDRV)* section.



图 19. Direct Drive Configuration Using Internal FETs



# Feature Description (接下页)

The device can also be configured as a pre-driver to drive external FETs or BJTs to drive higher current and voltage into the primary side of the transformer, as shown in B 20, by setting the PRE\_DRIVER\_MODE bit. The high-side and low-side devices are used to drive the external low-side drivers. The VDRV voltage level can be configured to ensure that the OUTA and OUTB voltages do not violate the V<sub>GS</sub> or V<sub>BE</sub> specification for external the FET or BJT, respectively. In the configuration shown in B 20, it is possible to use a voltage (VBOOST) which is higher than the supply of the system for generating higher voltage across the transducer.

Refer to the *Application and Implementation* section for an application diagram and information on how the polarity and state of OUTA and OUTB pins are defined with respect to IO1 and IO2 pin states and other register settings.



图 20. Center-Tap Transformer Drive Using External FETs



# Feature Description (接下页)

7.3.4 Analog Front End



### 图 21. TUSS4470 Analog Front-End Block Diagram

图 21 shows the analog front-end block diagram that can receive and condition the signals from the transducer during listen mode. The received echo is first amplified with a fixed linear low-noise amplifier, followed by either a bandpass filter or a high-pass filter to remove noise out of the expected signal band. After filtering the signal, the signal is fed into a logarithmic amplifier. The output of the logarithmic amplifier is then buffered to the VOUT pin. In 图 21, every block has the register name associated with it that can be used to configure the signal path. The final equation for the signal path is given by 公式 2:

$$V_{OUT} = G_{VOUT} \cdot SL_{LOG} \cdot 20 \log_{10} \left( \frac{G_{LNA} \cdot G_{BPF} \cdot V_{IN}}{INT_{LOG} \cdot K_X} \right)$$

where

- G<sub>VOUT</sub> is set by the LOGAMP\_SLOPE\_ADJ bits.
- SL<sub>LOG</sub> is slope of logarithmic amplifier as specified in the *Receiver Characterstics* table.
- G<sub>LNA</sub> is set by the LNA\_GAIN bits.
- G<sub>BPF</sub> is typically 0.9V/V.
- $V_{IN}$  is the input  $V_{INP}$
- INT<sub>LOG</sub> is logarithmic amplifier intercept specified in the *Receiver Characterstics* table.
- K<sub>x</sub> is the log intercept adjustment set by the LOGAMP\_INT\_ADJ bits.

(1)

The bandpass filter is critical for reducing noise to allow utilization of the complete dynamic range of the logarithmic amplifier. The center frequency of the bandpass filter can be configured to be close the transducer frequency which is set by the BPF\_HPF\_FREQ bits. 表 1 shows the nominal values for the BPF center frequency corresponding to the BPF\_HPF\_FREQ register value. The TUSS4470 supports a wide range of frequencies, therefore a factory trim is used to remove process variation for a particular pre-determined frequency. It is possible that all other frequencies listed in 表 1 do not correspond exactly to value of BPF\_HPF\_FREQ in a factory trim. The user can vary the value of the BPF\_HPF\_FREQ register around the desired center frequency while actively bursting and observing the VOUT signal. The value with maximum voltage at VOUT pin will the desired setting for the BPF\_HPF\_FREQ register.

| BPF_HPF_FREQ (HEX)<br>(BPF_FC_TRIM_FRC = 0) | BPF_F <sub>c</sub> (KHz) |
|---------------------------------------------|--------------------------|
| 0x00                                        | 40.64                    |

### 表 1. Bandpass Filter Center Frequency Configuration

# Feature Description (接下页)

| 表 1. Bandpass | s Filter Center | <sup>-</sup> Frequency | Configuratio | on (接下页) |
|---------------|-----------------|------------------------|--------------|----------|
| - I Bunapaou  |                 | 1109400109             | oomigalaad   |          |

| BPF_HPF_FREQ (HEX)<br>(BPF_FC_TRIM_FRC = 0) | BPF_F <sub>c</sub> (KHz) |
|---------------------------------------------|--------------------------|
| 0x01                                        | 44.05                    |
| 0x02                                        | 45.6                     |
| 0x03                                        | 18.86                    |
| 0x04                                        | 50.58                    |
| 0x05                                        | 52.96                    |
| 0x06                                        | 56.75                    |
| 0x07                                        | 60.11                    |
| 0x08                                        | 62.95                    |
| 0x09                                        | 66.68                    |
| 0x0A                                        | 71.44                    |
| 0x0B                                        | 74.81                    |
| 0x0C                                        | 79.24                    |
| 0x0D                                        | 82.03                    |
| 0x0E                                        | 86.89                    |
| 0x0F                                        | 92.04                    |
| 0x10                                        | 97.49                    |
| 0x11                                        | 103.27                   |
| 0x12                                        | 109.4                    |
| 0x13                                        | 114.54                   |
| 0x14                                        | 121.33                   |
| 0x15                                        | 128.52                   |
| 0x16                                        | 134.58                   |
| 0x17                                        | 142.55                   |
| 0x18                                        | 151.01                   |
| 0x19                                        | 159.94                   |
| 0x1A                                        | 167.48                   |
| 0x1B                                        | 177.41                   |
| 0x1C                                        | 185.77                   |
| 0x1D                                        | 196.78                   |
| 0x1E                                        | 206.05                   |
| 0x1F                                        | 218.26                   |
| 0x20                                        | 228.54                   |
| 0x21                                        | 244.89                   |
| 0x22                                        | 256.43                   |
| 0x23                                        | 271.63                   |
| 0x24                                        | 284.43                   |
| 0x25                                        | 301.28                   |
| 0x26                                        | 319.13                   |
| 0x27                                        | 338.14                   |
| 0x28                                        | 353.97                   |
| 0x29                                        | 374.95                   |
| 0x2A                                        | 397.16                   |
| 0x2B                                        | 408.17                   |
| 0x2C                                        | 420.7                    |
| 0x2D                                        | 455.63                   |



### Feature Description (接下页)

| A in Banapaco rinter content requency configuration (12 + X) |                          |  |  |  |
|--------------------------------------------------------------|--------------------------|--|--|--|
| BPF_HPF_FREQ (HEX)<br>(BPF_FC_TRIM_FRC = 0)                  | BPF_F <sub>c</sub> (KHz) |  |  |  |
| 0x2E                                                         | 472.03                   |  |  |  |
| 0x2F                                                         | 500                      |  |  |  |

表 1. Bandpass Filter Center Frequency Configuration (接下页)

The factory trim can be overridden by setting the BPF\_FC\_TRIM\_FRC bit first and varying the BPF\_FC\_TRIM bit after. This is useful in two ways:

If the factory trimmed bandpass filter center frequency is higher than the desired value for BPF\_HPF\_FREQ = 0x00, or lower than desired value for BPF\_HPF\_FREQ = 0x2F, then BPF\_FC\_TRIM can be used to recover the range.

• This setting can also be used to extend the frequency range of the bandpass filter center frequency.

The BPF\_FC\_TRIM acts like an offset on top of the BPF\_HPF\_FREQ setting. 表 2 shows the nominal value of center frequency when this offset is added to the minimum and maximum BPF\_HPF\_FREQ code. Measured data is shown in 图 11. For BPF\_HPF\_FREQ values greater than 0x08 and less than 0x27, varying BPF\_FC\_TRIM keeping BPF\_HPF\_FREQ fixed is the same as setting BPF\_FC\_TRIM = 0x00 and varying BPF\_HPF\_FREQ to find the optimum setting.

表 2. Bandpass Filter Center Frequency Range Extension

| BPF_HPF_FREQ (hex) + BPF_FC_TRIM (hex)<br>(BPF_FC_TRIM_FRC = 1) | BPF_F <sub>c</sub> (KHz) |
|-----------------------------------------------------------------|--------------------------|
| 0x00 + 0x8                                                      | 27.48                    |
| 0x00 + 0x9                                                      | 29.44                    |
| 0x00 + 0xA                                                      | 30.83                    |
| 0x00 + 0xB                                                      | 31.19                    |
| 0x00 + 0xC                                                      | 32.65                    |
| 0x00 + 0xD                                                      | 34.19                    |
| 0x00 + 0xE                                                      | 35.8                     |
| 0x00 + 0xF                                                      | 38.81                    |
| 0x2F + 0x1                                                      | 523.56                   |
| 0x2F + 0x2                                                      | 554.59                   |
| 0x2F + 0x3                                                      | 587.45                   |
| 0x2F + 0x4                                                      | 622.23                   |
| 0x2F + 0x5                                                      | 651.58                   |
| 0x2F + 0x6                                                      | 690.19                   |
| 0x2F + 0x7                                                      | 731.09                   |

注

- The Q factor of the filter is specified in the *Receiver Characterstics* table, and can be selected by the BPF\_Q\_SEL bits.
- The bandpass filter can also be converted into a high-pass filter by setting the BPF\_BYPASS bit for transducer frequencies in the range above what is shown in 表 1. The corner frequency for high-pass filter is also controlled by the BPF\_HPF\_FREQ bits.
- BPF\_Q\_SEL and BPF\_FC\_TRIM have no effect when BPF\_BYPASS = 1.

The logamp provides compression for large signal inputs and amplifies linearly small signal inputs. Logamp simplifies system design to detect varying strengths of echoes that happens because of difference in reflectivity of different types of objects and objects at different distances. It automatically adjusts its gain based on the input signal level. The logamp also demodulates the incoming signal.



The logamp consists of multiple gain stages and range extension stages that are combined to give a logarithmic response. The current consumption of the device can be reduced by turning off the either the first stage, the last stage of the logamp, or both, by setting the LOGAMP\_DIS\_FIRST and LOGAMP\_DIS\_LAST bits. Disabling the stages will reduce the input dynamic range on the lower side of the range as shown in  $\mathbb{Z}$  4. The pedestal noise floor will be lower because the gain stages are disabled, but the minimum detectable signal value becomes higher due to the reduced dynamic range. Depending on the received input signal strength, stages can be disabled to get optimum object detection. For very small inputs, all stages should be enabled to get maximum input dynamic range even though the noise floor is higher.  $\mathbb{Z}$  6,  $\mathbb{Z}$  7, and  $\mathbb{Z}$  8 show the effect on the log conformance error when all stages are enabled, when the last stage is disabled, and when both first and last stages are disabled. When stages are disabled, a lower error is obtained with a lower noise floor, but the input dynamic range is reduced.

At the output of the logamp, the user can apply an adjustment to the intercept of the logamp curve. This is denoted by the  $K_X$  factor in  $\Delta \vec{x}$  1. The intercept adjustment is controlled by the LOGAMP\_INT\_ADJ bits. The nominal values of  $K_X$  factor corresponding to register values is shown in  $\underline{3}$  3, and its effect on the transfer function is shown in  $\underline{8}$  14.

| LOGAMP_INT_ADJ | К <sub>X</sub> |
|----------------|----------------|
| 0x00           | 1              |
| 0x01           | 1.155          |
| 0x02           | 1.334          |
| 0x03           | 1.54           |
| 0x04           | 1.778          |
| 0x05           | 2.054          |
| 0x06           | 2.371          |
| 0x07           | 2.738          |
| 0x08           | 1              |
| 0x09           | 0.931          |
| 0x0A           | 0.866          |
| 0x0B           | 0.806          |
| 0x0C           | 0.75           |
| 0x0D           | 0.698          |
| 0x0E           | 0.649          |
| 0x0F           | 0.604          |

### 表 3. Logamp Intercept Adjustment

The output of the logamp is filtered using a low-pass filter to remove the high-frequency components and provide a sufficient peak hold time for the demodulated envelope signal. The cut-off frequency of the low-pass filter is set by the internal impedance of the FLT pin and the value of an external capacitor connected to the pin. As this filter capacitance ( $C_{FLT}$ ) suppresses the high frequency fluctuations, it also slows down the response time of the logamp. Higher  $C_{FLT}$  capacitance will result in lower peak-to-peak voltage variations at VOUT, and slower rise and fall times for the VOUT voltage to reach its maximum value for a given input signal. A nominal value can be calculated using  $\Delta \pm 3$ , and must be optimized depending on the application.

The output of the low-pass filter is buffered to the VOUT pin using an internal buffer. The buffer is designed to support an ADC input of a MCU. It is possible to change output dynamic range of the VOUT buffer using the VOUT\_SCALE\_SEL bit. Once the range is set, the gain of the VOUT buffer can be set by the LOGAMP\_SLOPE\_ADJ bits. The slope variation of the receiver analog front end is show in 🕅 13.

Echo interrupt signal is available on the OUT4 pin that goes high when the signal on the VOUT pin crosses a threshold as defined by the ECHO\_INT\_THR\_SEL bits. As long as the VOUT signal is higher than this threshold, the echo interrupt signal is held high. The signal goes low asynchronously when the VOUT signal drops below the programmed threshold. This signal can be used to interrupt a MCU when an object has been detected. The threshold value is also dependent on the setting of the VOUT\_SCALE\_SEL bit.



A zero-crossing signal is output at the OUT3 pin which can be used to validate the frequency of the received echo signal to provide robustness against interference from other signals. This zero-crossing signal is derived from the raw amplified input signal from a particular stage as it is being demodulated in the logamp block. This function is disabled at device power up. but can be enabled by setting the ZC\_CMP\_EN bit. When enabled, the ZC\_CMP\_STG\_SEL bits are used to select which logamp gain stage is used to generate the zero crossing signal while the ZC\_CMP\_HYST bits control the hysteresis of the zero-crossing comparator. The stage selection to see the OUT3 pin toggling depends on the strength of signal received by the logamp and has to be configured depending on the application. For large amplitude of input signal, a lower stage of the logamp should be selected, whereas for lower amplitude signal, a higher stage should be selected. To avoid switching noise generated by the toggling of the zero-crossing comparator when the ZC\_EN\_ECHO\_INT bit is set, the zero-crossing output will be only enabled while the echo interrupt signal is high.

# 7.4 Device Functional Modes

The device has four functional modes:

Sleep Mode Ultra-low current consumption sleep mode

In this mode, all major blocks of the device are disabled, including VDRV regulation. The SPI interface is still active. This transition into and out of this mode is done using the SLEEP\_MODE\_EN register bit. Upon issuing a command to exit this mode, the device transitions to other modes only when the VDRV pin reaches the programmed regulation voltage.

Standby Mode Low current standby mode

In this state, the VDRV regulation is active, but other analog blocks are shut down to reduce quiescent current consumption. The STDBY\_MODE\_EN bit is used to enter and exit this mode through SPI. The device can transition very quickly from this state to one of the active states for bursting and listening.

Listen Mode Default mode of the device

This is the default mode of the device when it is not in Sleep mode or Standby mode. In this mode, there is no activity on the transmitter block and the device is actively listening for any ultrasonic signals.

Burst Mode Mode in which the device is enabled to start a burst to drive the transducer

In this mode, the transmitter blocks are active and enabled to drive the transducer depending on when the start of burst occurs. The receiving path is also active at the same time listening for signals at the input. This mode is entered when a burst enable event occurs and exited when an end of burst occurs as described in *Burst Generation* section.

2 22 shows an example of the transitions between the different modes of the device for IO\_MODE = 0, where the burst is activated through a SPI command and end of burst occurs as the number of programmed pulses are sent.

TEXAS INSTRUMENTS

www.ti.com.cn

# Device Functional Modes (接下页)



注

- The transition to standby or active mode (listen or burst) from power-up or sleep mode is done only once the VDRV voltage crosses the programmed VDRV\_VOLTAGE\_LEVEL bit, or is higher 64 ms, whichever occurs earlier.
- In the case when VDRV is disabled, the device immediately transitions from power or sleep mode to standby and active modes.

# 7.5 Programming

The primary communication between the IC and the external MCU is through an SPI bus that provides full-duplex communications in a master-slave configuration. The external MCU is **always** a SPI master that sends command requests on the SDI pin and receives device responses on the SDO pin. The device is **always** a SPI slave device that receives command requests and sends responses to the external MCU over the SDO line. The following lists the characteristics of the SPI:

- The SPI is a 4-pin interface.
- The frame size is 16 bits and is assigned as follows:
- Master-to-slave (MCU to TUSS4470 over the SDI line) 1 RW bit, 6 bits for the register address, 1 ODD parity bit for entire SPI frame, 8 bits for data
- Slave-to-master (TUSS4470 to MCU over the SDO line) 1 bit for Master Parity error reporting during previous frame reception, 6 bits for the status, 1 bit for ODD parity for entire SPI frame, 8 bits for data
- SPI commands and data are shifted with the MSB first and the LSB last.
- The SDO line is sampled on the falling edge of the SCLK pin.
- The SDI line is shifted out on the rising edge of the SCLK pin.

The SPI communication begins with the NCS falling edge and ends with the NCS rising edge. The NCS highlevel maintains the SPI slave-interface in the RESET state. The SDO output is in the tri-state condition.

The SPI does not support *back-to-back* SPI frame operation. After each SPI transfer the NCS pin must go from low to high before the next SPI transfer can begin.

**8** 23 shows an overview of a complete 16-bit SPI frame.



# Programming (接下页)





图 24. SPI Transfer Sequence

The status bits are defined in 表 4:

| 表 4. SPI Interface Status Bits Description | cription |
|--------------------------------------------|----------|
|--------------------------------------------|----------|

| STATUS BIT             | DESCRIPTION                                                                                                                        |
|------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| STAT 5 - VDRV_READY    | Set when VDRV power regulator has reached the programmed voltage level. This is also indicated by VDRV_READY bit.                  |
| STAT 4- PULSE_NUM_FLT  | Set if the burst sequence was terminated before completing the pulse number selected. This is also indicated by PULSE_NUM_FLT bit. |
| STAT 3 - DRV_PULSE_FLT | Set if there is a "stuck" fault detected during pulsing in a burst sequence. This is also<br>indicated by DRV_PULSE_FLT            |
| STAT 2 - EE_CRC_FLT    | Set if there is a CRC Error when loading internal EEPROM memory. This is also indicated by<br>EE_CRC_FLT bit.                      |
| STAT <1:0> - DEV_STATE | Device State:<br>00 - LISTEN<br>01 - BURST<br>10 - STANDBY<br>11 - SLEEP                                                           |

EXAS

**ISTRUMENTS** 

www.ti.com.cn

# 7.6 Register Maps

This section lists the REG\_USER registers that are part of the volatile memory that can be configured by the MCU at power up or any time during the operation of the device. For register bits that are marked reserved, their reset value should not be changed.

# 7.6.1 REG\_USER Registers

Table 5 lists the REG\_USER registers. All register offset addresses not listed in Table 5 should be considered as reserved locations and the register contents should not be modified.

| Address | Acronym         | Register Name              | Section |
|---------|-----------------|----------------------------|---------|
| 0x10    | BPF_CONFIG_1    | Bandpass filter settings   | Go      |
| 0x11    | BPF_CONFIG_2    | Bandpass filter settings   | Go      |
| 0x12    | DEV_CTRL_1      | Log-amp configuration      | Go      |
| 0x13    | DEV_CTRL_2      | Log-amp configuration      | Go      |
| 0x14    | DEV_CTRL_3      | Device Configuration       | Go      |
| 0x16    | VDRV_CTRL       | VDRV Regulator Control     | Go      |
| 0x17    | ECHO_INT_CONFIG | Echo Interrupt Control     | Go      |
| 0x18    | ZC_CONFIG       | Zero Crossing configuation | Go      |
| 0x1A    | BURST_PULSE     | Burst pulse configuration  | Go      |
| 0x1B    | TOF_CONFIG      | Time of Flight Config      | Go      |
| 0x1C    | DEV_STAT        | Fault status bits          | Go      |
| 0x1D    | DEVICE_ID       | Device ID                  | Go      |
| 0x1E    | REV_ID          | Revision ID                | Go      |

### Table 5. REG\_USER Registers

Complex bit access types are encoded to fit into small table cells. Table 6 shows the codes that are used for access types in this section.

| Table 6 | . REG | _USER | Access | Туре | Codes |
|---------|-------|-------|--------|------|-------|
|---------|-------|-------|--------|------|-------|

| Access Type            | Code | Description                            |  |  |  |
|------------------------|------|----------------------------------------|--|--|--|
| Read Type              |      |                                        |  |  |  |
| R                      | R    | Read                                   |  |  |  |
| Write Type             |      |                                        |  |  |  |
| W                      | W    | Write                                  |  |  |  |
| Reset or Default Value |      |                                        |  |  |  |
| -n                     |      | Value after reset or the default value |  |  |  |

# 7.6.1.1 BPF\_CONFIG\_1 Register (Address = 0x10) [reset = 0x0]

BPF\_CONFIG\_1 is shown in Table 7.

Return to the Summary Table.

| Bit | Field           | Туре | Reset | Description                                                                                                               |
|-----|-----------------|------|-------|---------------------------------------------------------------------------------------------------------------------------|
| 7   | BPF_FC_TRIM_FRC | R/W  | 0x0   | Override factor settings for Bandpass filter trim and control via<br>BPF_FC_TRIM register. Valid only when BPF_BYPASS = 0 |
|     |                 |      |       | 0x0 = Factory trim                                                                                                        |
|     |                 |      |       | 0x1 = Override Factory trim                                                                                               |
| 6   | BPF_BYPASS      | R/W  | 0x0   | Select between Bandpass filter or high pass filter                                                                        |
|     |                 |      |       | 0x0 = BPF Enabled                                                                                                         |
|     |                 |      |       | 0x1 = HPF Enabled (BPF Bypass)                                                                                            |



### Table 7. BPF\_CONFIG\_1 Register Field Descriptions (continued)

| Bit | Field        | Туре | Reset | Description                                                                                                                                  |
|-----|--------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------|
| 5:0 | BPF_HPF_FREQ | R/W  | 0x0   | If BPF_BYPASS = 0:<br>Band pass filter center frequency. See "Bandpass filter center<br>frequency configuration" table<br>If BPF_BYPASS = 1: |
|     |              |      |       | High pass filter corner frequency<br>0x00 - 0x0F - 200kHz<br>0x10 - 0x1F - 400kHz<br>0x20 - 0x2F - 50kHz<br>0x30 - 0x3F - 100kHz             |

# 7.6.1.2 BPF\_CONFIG\_2 Register (Address = 0x11) [reset = 0x0]

BPF\_CONFIG\_2 is shown in Table 8.

Return to the Summary Table.

| Table 8 | . BPF_0 | _2 R | legister | Field | Descriptions | 5 |
|---------|---------|------|----------|-------|--------------|---|
|         |         |      |          |       |              |   |

| Bit | Field       | Туре | Reset | Description                                                                                                                                                 |
|-----|-------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RESERVED    | R    | 0x0   | Reserved                                                                                                                                                    |
| 5:4 | BPF_Q_SEL   | R/W  | 0x0   | Bandpass filter Q factor. Valid only when BPF_BYPASS = 0                                                                                                    |
|     |             |      |       | 0x0 = 4                                                                                                                                                     |
|     |             |      |       | 0x1 = 5                                                                                                                                                     |
|     |             |      |       | 0x2 = 2                                                                                                                                                     |
|     |             |      |       | 0x3 = 3                                                                                                                                                     |
| 3:0 | BPF_FC_TRIM | R/W  | 0x0   | Offset BPF_HPF_FREQ when BPF_FC_TRIM_FRC = 1:<br>BPF_HPF_FREQ = BPF_HPF_FREQ + BPF_FC_TRIM<br>See "Bandpass filter center frequency range extension" table. |

# 7.6.1.3 DEV\_CTRL\_1 Register (Address = 0x12) [reset = 0x0]

DEV\_CTRL\_1 is shown in Table 9.

Return to the Summary Table.

| Table 9. DEV_CTRL_ | 1 Register I | Field Descriptions |
|--------------------|--------------|--------------------|
|--------------------|--------------|--------------------|

| Bit | Field            | Туре | Reset | Description                                                                                                          |
|-----|------------------|------|-------|----------------------------------------------------------------------------------------------------------------------|
| 7   | LOGAMP_FRC       | R/W  | 0x0   | Override for factory settings for LOGAMP_SLOPE_ADJ and LOGAMP_INT_ADJ                                                |
| 6:4 | LOGAMP_SLOPE_ADJ | R/W  | 0x0   | Slope or gain adjustment at the final output on VOUT pin. Slope adjustment depends on the setting of VOUT_SCALE_SEL. |
|     |                  |      |       | 0x0 = 3.0×VOUT_SCALE_SEL+4.56×VOUT_SCALE_SEL V/V                                                                     |
|     |                  |      |       | 0x1 = 3.1×VOUT_SCALE_SEL+4.71×VOUT_SCALE_SEL V/V                                                                     |
|     |                  |      |       | 0x2 = 3.2xVOUT_SCALE_SEL+4.86xVOUT_SCALE_SEL V/V                                                                     |
|     |                  |      |       | 0x3 = 3.3×VOUT_SCALE_SEL+5.01×VOUT_SCALE_SEL V/V                                                                     |
|     |                  |      |       | 0x4 = 2.6×VOUT_SCALE_SEL+3.94×VOUT_SCALE_SEL V/V                                                                     |
|     |                  |      |       | 0x5 = 2.7×VOUT_SCALE_SEL+ 4.10×VOUT_SCALE_SEL V/V                                                                    |
|     |                  |      |       | 0x6 = 2.8×VOUT_SCALE_SEL+4.25×VOUT_SCALE_SEL V/V                                                                     |
|     |                  |      |       | 0x7 = 2.9xVOUT_SCALE_SEL+4.4xVOUT_SCALE_SEL V/V                                                                      |
| 3:0 | LOGAMP_INT_ADJ   | R/W  | 0x0   | Logamp Intercept adjustment. See "Logamp intercept adjustment" table in specification for values.                    |

TUSS4470 ZHCSKL2 – DECEMBER 2019 TEXAS INSTRUMENTS

www.ti.com.cn

# 7.6.1.4 DEV\_CTRL\_2 Register (Address = 0x13) [reset = 0x0]

DEV\_CTRL\_2 is shown in Table 10.

Return to the Summary Table.

| Bit | Field            | Туре | Reset | Description                                            |
|-----|------------------|------|-------|--------------------------------------------------------|
| 7   | LOGAMP_DIS_FIRST | R/W  | 0x0   | Disable first logamp stage to reduce quiescent current |
| 6   | LOGAMP_DIS_LAST  | R/W  | 0x0   | Disable last logamp stage quiescent current            |
| 5   | RESERVED         | R/W  | 0x0   | Reserved                                               |
| 4   | RESERVED         | R/W  | 0x0   | Reserved                                               |
| 3   | RESERVED         | R    | 0x0   | Reserved                                               |
| 2   | VOUT_SCALE_SEL   | R/W  | 0x0   | Select VOUT scaling                                    |
|     |                  |      |       | 0x0 = Select Vout gain to map ouput to 3.3 V           |
|     |                  |      |       | 0x1 = Select Vout gain to map output to 5.0 V          |
| 1:0 | LNA_GAIN         | R/W  | 0x0   | Adjust LNA Gain in V/V                                 |
|     |                  |      |       | 0x0 = 15 V/V                                           |
|     |                  |      |       | 0x1 = 10 V/V                                           |
|     |                  |      |       | 0x2 = 20 V/V                                           |
|     |                  |      |       | 0x3 = 12.5 V/V                                         |

### Table 10. DEV\_CTRL\_2 Register Field Descriptions

# 7.6.1.5 DEV\_CTRL\_3 Register (Address = 0x14) [reset = 0x0]

DEV\_CTRL\_3 is shown in Table 11.

Return to the Summary Table.

# Table 11. DEV\_CTRL\_3 Register Field Descriptions

| Bit | Field          | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                           |
|-----|----------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RESERVED       | R/W  | 0x0   | Reserved                                                                                                                                                                                                                                                                                                                                                                              |
| 6:5 | RESERVED       | R/W  | 0x0   | Reserved                                                                                                                                                                                                                                                                                                                                                                              |
| 4:2 | DRV_PLS_FLT_DT | R/W  | 0x0   | Driver Pulse Fault Deglitch Time.<br>In IO_MODE = 0 or IO_MODE = 1, DRV_PULSE_FLT will be set if<br>start of burst is triggerd and IO2 pin has not toggled for greater than<br>deglitch Time.<br>In IO_MODE = 2, DRV_PULSE_FLT will be set if start of burst is<br>triggerd and if IO1 or IO2 do not toggle a period longer than the<br>deglitch time except when both pins are high. |
|     |                |      |       | 0x0 = 64 µs                                                                                                                                                                                                                                                                                                                                                                           |
|     |                |      |       | 0x1 = 48 μs                                                                                                                                                                                                                                                                                                                                                                           |
|     |                |      |       | 0x2 = 32 μs                                                                                                                                                                                                                                                                                                                                                                           |
|     |                |      |       | 0x3 = 24 μs                                                                                                                                                                                                                                                                                                                                                                           |
|     |                |      |       | 0x4 = 16 μs                                                                                                                                                                                                                                                                                                                                                                           |
|     |                |      |       | 0x5 = 8 μs                                                                                                                                                                                                                                                                                                                                                                            |
|     |                |      |       | 0x6 = 4 μs                                                                                                                                                                                                                                                                                                                                                                            |
|     |                |      |       | 0x7 = Check Disabled                                                                                                                                                                                                                                                                                                                                                                  |
| 1:0 | IO_MODE        | R/W  | 0x0   | Configuration for low voltage IO pins.                                                                                                                                                                                                                                                                                                                                                |
|     |                |      |       | 0x0 = IOMODE 0                                                                                                                                                                                                                                                                                                                                                                        |
|     |                |      |       | 0x1 = IOMODE 1                                                                                                                                                                                                                                                                                                                                                                        |
|     |                |      |       | 0x2 = IOMODE 2                                                                                                                                                                                                                                                                                                                                                                        |
|     |                |      |       | 0x3 = IOMODE 3                                                                                                                                                                                                                                                                                                                                                                        |



# 7.6.1.6 VDRV\_CTRL Register (Address = 0x16) [reset = 0x20]

VDRV\_CTRL is shown in Table 12.

Return to the Summary Table.

# Table 12. VDRV\_CTRL Register Field Descriptions

| Bit | Field              | Туре | Reset | Description                                                                                                       |  |
|-----|--------------------|------|-------|-------------------------------------------------------------------------------------------------------------------|--|
| 7   | RESERVED           | R    | 0x0   | Reserved                                                                                                          |  |
| 6   | DIS_VDRV_REG_LSTN  | R/W  | 0x0   | Automatically disable VDRV charging in listen mode every time after burst mode is exited given VDRV_TRIGGER =0x0. |  |
|     |                    |      |       | 0x0 = Do not automatically disable VDRV charging                                                                  |  |
|     |                    |      |       | 0x1 = Automatically disable VDRV charging                                                                         |  |
| 5   | VDRV_HI_Z          | R/W  | 0x1   | Turn off current source between VPWR and VRDV and disable VDRV regulation.                                        |  |
|     |                    |      |       | 0x0 = VDRV not HiZ                                                                                                |  |
|     |                    |      |       | 0x1 = VDRV in HiZ mode                                                                                            |  |
| 4   | VDRV_CURRENT_LEVE  | R/W  | 0x0   | Pull up current at VDRV pin                                                                                       |  |
|     | L                  |      |       | 0x0 = 10 mA                                                                                                       |  |
|     |                    |      |       | 0x1 = 20 mA                                                                                                       |  |
| 3:0 | VDRV_VOLTAGE_LEVEL | R/W  | 0x0   | Regulated Voltage at VDRV pin Value is calculated as :<br>VDRV = VDRV_VOLTAGE_LEVEL + 5 [V]                       |  |

# 7.6.1.7 ECHO\_INT\_CONFIG Register (Address = 0x17) [reset = 0x7]

ECHO\_INT\_CONFIG is shown in Table 13.

Return to the Summary Table.

### Table 13. ECHO\_INT\_CONFIG Register Field Descriptions

| Bit | Field            | Туре | Reset | Description                                                                                                                                                                                                                                  |  |
|-----|------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:5 | RESERVED         | R    | 0x0   | Reserved                                                                                                                                                                                                                                     |  |
| 4   | ECHO_INT_CMP_EN  | R/W  | 0x0   | Enable echo interrupt comparator output                                                                                                                                                                                                      |  |
| 3:0 | ECHO_INT_THR_SEL | R/W  | 0x7   | Threshold level to issue interrupt on OUT4 pin. Applied to Low pass<br>filter output.<br>If VOUT_SCALE_SEL=0x0 :<br>Threshold = 0.04 x ECHO_INT_THR_SEL + 0.4 [V]<br>If VOUT_SCALE_SEL=0x1:<br>Threshold = 0.06 x ECHO_INT_THR_SEL + 0.6 [V] |  |

# 7.6.1.8 ZC\_CONFIG Register (Address = 0x18) [reset = 0x14]

ZC\_CONFIG is shown in Table 14.

Return to the Summary Table.

### Table 14. ZC\_CONFIG Register Field Descriptions

| Bit | Field          | Туре | Reset | Description                                                    |  |
|-----|----------------|------|-------|----------------------------------------------------------------|--|
| 7   | ZC_CMP_EN      | R/W  | 0x0   | Enable Zero Cross Comparator for Frequency detection           |  |
| 6   | ZC_EN_ECHO_INT | R/W  | 0x0   | When set, provides ZC information only when object is detected |  |
| 5   | ZC_CMP_IN_SEL  | R/W  | 0x0   | Zero Comparator Input Select                                   |  |
|     |                |      |       | 0x0 = INP - VCM                                                |  |
|     |                |      |       | 0x1 = INP - INN                                                |  |
| 4:3 | ZC_CMP_STG_SEL | R/W  | 0x2   | Zero Cross Comparator Stage Select                             |  |

Texas Instruments

www.ti.com.cn

| Bit | Field       | Туре | Reset        | Description                                |  |
|-----|-------------|------|--------------|--------------------------------------------|--|
| 2:0 | ZC_CMP_HYST | R/W  | 0x4          | Zero Cross Comparator Hysteresis Selection |  |
|     |             |      |              | 0x0 = 30 mV                                |  |
|     |             |      | 0x1 = 80 mV  |                                            |  |
|     |             |      | 0x2 = 130 mV |                                            |  |
|     |             |      |              | 0x3 = 180 mV                               |  |
|     |             |      |              | 0x4 = 230 mV                               |  |
|     |             |      |              | 0x5 = 280 mV                               |  |
|     |             |      |              | 0x6 = 330 mV                               |  |
|     |             |      |              | 0x7 = 380 mV                               |  |

# Table 14. ZC\_CONFIG Register Field Descriptions (continued)

# 7.6.1.9 BURST\_PULSE Register (Address = 0x1A) [reset = 0x0]

BURST\_PULSE is shown in Table 15.

Return to the Summary Table.

# Table 15. BURST\_PULSE Register Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                                                           |  |
|-----|-----------------|------|-------|-----------------------------------------------------------------------------------------------------------------------|--|
| 7   | HALF_BRG_MODE   | R/W  | 0x0   | Use output driver in half-bridge mode.<br>When enabled, drive both high-side FET together and low-side FETs together. |  |
|     |                 |      |       | 0x0 = Disable half-bridge mode                                                                                        |  |
|     |                 |      |       | 0x1 = Enable half bridge mode                                                                                         |  |
| 6   | PRE_DRIVER_MODE | R/W  | 0x0   | Pre-driver mode to drive external FETs                                                                                |  |
|     |                 |      |       | 0x0 = Disable pre-driver mode                                                                                         |  |
|     |                 |      |       | 0x1 = Enable pre-driver mode                                                                                          |  |
| 6   | RESERVED        | R/W  | 0x0   | Reserved                                                                                                              |  |
| 5:0 | BURST_PULSE     | R/W  | 0x0   | Number of burst pulses. REG_VALUE=0x00 enables continuous burst mode                                                  |  |

# 7.6.1.10 TOF\_CONFIG Register (Address = 0x1B) [reset = 0x0]

TOF\_CONFIG is shown in Table 16.

Return to the Summary Table.

# Table 16. TOF\_CONFIG Register Field Descriptions

| Bit | Field         | Type | Reset | Description                                                                                        |  |
|-----|---------------|------|-------|----------------------------------------------------------------------------------------------------|--|
| 7   | SLEEP_MODE_EN | R/W  | 0x0   | For entering or exiting sleep mode                                                                 |  |
|     |               |      |       | 0x0 = Wake up or exit Sleep Mode                                                                   |  |
|     |               |      |       | 0x1 = Enter sleep mode                                                                             |  |
| 6   | STDBY_MODE_EN | R/W  | 0x0   | For entering or exiting standby mode                                                               |  |
|     |               |      |       | 0x0 = Exit Standby Mode                                                                            |  |
|     |               |      |       | 0x1 = Enter Standby mode                                                                           |  |
| 5:2 | RESERVED      | R    | 0x0   | Reserved                                                                                           |  |
| 1   | VDRV_TRIGGER  | R/W  | 0x0   | Control charging of VDRV pin when DIS_VDRV_REG_LSTN = 1.<br>This has no effect when VDRV_HI_Z=0x1. |  |
|     |               |      |       | 0x0 = Disable I <sub>VDRV</sub>                                                                    |  |
|     |               |      |       | 0x1 = Enable I <sub>VDRV</sub>                                                                     |  |
| 0   | CMD_TRIGGER   | R/W  | 0x0   | For IO_MODE=0x0, control enabling of burst mode. Ignored for other IO_MODE values.                 |  |
|     |               |      |       | 0x0 = Disable burst mode                                                                           |  |
|     |               |      |       | 0x1 = Enable burst mode                                                                            |  |



# 7.6.1.11 DEV\_STAT Register (Address = 0x1C) [reset = 0x0]

DEV\_STAT is shown in Table 17.

Return to the Summary Table.

# Table 17. DEV\_STAT Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                            |  |
|-----|---------------|------|-------|------------------------------------------------------------------------------------------------------------------------|--|
| 7:4 | RESERVED      | R    | 0x0   | Reserved                                                                                                               |  |
| 3   | VDRV_READY    | R    | 0x0   | VDRV pin voltage status                                                                                                |  |
|     |               |      |       | 0x0 = VDRV is below configured voltage                                                                                 |  |
|     |               |      |       | 0x1 = VDRV is equal or above configured voltage                                                                        |  |
| 2   | PULSE_NUM_FLT | R    | 0x0   | The Driver has not received the number of pulses defined by BURST_PULSE                                                |  |
| 1   | DRV_PULSE_FLT | R    | 0x0   | The Driver has been stuck in a single state in burst mode for a period longer than delgitch time set by DRV_PLS_FLT_DT |  |
| 0   | EE_CRC_FLT    | R    | 0x0   | CRC error for internal memory                                                                                          |  |

# 7.6.1.12 DEVICE\_ID Register (Address = 0x1D) [reset = X]

DEVICE\_ID is shown in Table 18.

Return to the Summary Table.

### Table 18. DEVICE\_ID Register Field Descriptions

| Bit | Field     | Туре | Reset | Description     |
|-----|-----------|------|-------|-----------------|
| 7:0 | DEVICE_ID | R    | Х     | Device ID: 0xB9 |

### 7.6.1.13 REV\_ID Register (Address = 0x1E) [reset = 0x2]

REV\_ID is shown in Table 19.

Return to the Summary Table.

### Table 19. REV\_ID Register Field Descriptions

| Bit | Field  | Туре | Reset | Description |
|-----|--------|------|-------|-------------|
| 7:0 | REV_ID | R    | 0x2   | Revsion ID  |

TEXAS INSTRUMENTS

www.ti.com.cn

# 8 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

The TUSS4470 device must be paired with an external ultrasonic transducer. The TUSS4470 device drives the transducer to generate an ultrasonic echo and applies logarithmic gain scaling to the received echo signal in the analog front end. The transducer should be chosen based on the resonant frequency, input voltage requirements, sensitivity, beam pattern, and decay time. The TUSS4470 device is flexible enough to meet most transducer requirements by adjusting the driving frequency, driving current limit, and center frequency of the band-pass filter. The only available interface to configure the device registers is SPI. During the burst-and-listen cycles, an external ADC or analog receiver should be used to capture the echo envelope from the VOUT pin to compute time of flight (ToF), distance, amplitude, and/or width of the return echo.

# 8.2 Typical Application



图 25. TUSS4470 Application Diagram



# Typical Application (接下页)

| 表 20. Recommended Component Values for | Typical Applications |
|----------------------------------------|----------------------|
|----------------------------------------|----------------------|

| DESIGNATOR         | VALUE                 | COMMENT                                                                                                                                                                                                                                                           |
|--------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>PWR</sub>   | 10 Ω                  | Optional (to limit fast voltage transient on VPWR pin during power up)                                                                                                                                                                                            |
| R <sub>(INP)</sub> | 200Ω (1/4 Watt)       | Optional higher value for EMI/ESD robustness                                                                                                                                                                                                                      |
| C <sub>PWR1</sub>  | 50V, 100nF            |                                                                                                                                                                                                                                                                   |
| C <sub>PWR2</sub>  | 40V, 2µF              |                                                                                                                                                                                                                                                                   |
| C <sub>VDD</sub>   | >5V, 10nF             |                                                                                                                                                                                                                                                                   |
| C <sub>INP</sub>   | 40V, 330pF            |                                                                                                                                                                                                                                                                   |
| C <sub>INN</sub>   | >5V, C <sub>INN</sub> | Use equation below to estimate value of C <sub>INN</sub> depending on the burst frequency $C_{INN} = \frac{1}{2 \cdot \pi \cdot 150 \cdot \left(\frac{f_{DRV\_CLK}}{4}\right)}$ (2)                                                                               |
| C <sub>FLT</sub>   | 5V, C <sub>FLT</sub>  | Use equation below to estimate value of C <sub>FLT</sub> depending on the burst frequency. Value has to be optimized for application depending on noise and response time requirements.<br>$C_{FLT} = \frac{25}{2 \cdot \pi \cdot (6250 \cdot f_{DRV\_CLK})}$ (3) |
| D1                 | 1N4001 or equivalent  | Optional for reverse supply and reverse current protection.                                                                                                                                                                                                       |
| XDCR (transducer)  |                       | Example devices for low-frequency range:<br>Closed top: 40 kHz: PUI Audio UTR-1440K-TT-R<br>Open top: muRata MA40H1S-R, SensComp 40LPT16, Kobitone 255-<br>400PT160-ROX<br>Example devices for high-frequency range:<br>Closed top: 300 kHz: Murata MA300D1-1     |

For different transducer drive configurations, the TUSS4470 supports multiple configurations to accommodate specific system needs as shown in 图 26. The typical application diagram in 图 25 is considered as "Case 1".



图 26. TUSS4470 Transducer Drive Options

The behavior of the internal FETs in the TUSS4470 device is different for each configuration in 26. The relationship between the IOx pins and the state of the OUTA and OUTB pins for different register settings is shown in 32 and 32.

|                   | IO MODE 2               |                   |     |     |                   |                   |                  |  |  |  |  |
|-------------------|-------------------------|-------------------|-----|-----|-------------------|-------------------|------------------|--|--|--|--|
| START OF<br>BURST | PRE_DR<br>IVER_M<br>ODE | HALF_BRG_M<br>ODE | IO1 | 102 | OUTA              | OUTB              | APPLICATION CASE |  |  |  |  |
|                   | 0                       | 0                 | 0   | 0   | GND               | GND               |                  |  |  |  |  |
| YES               | 0                       | 0                 | 0   | 1   | GND               | V <sub>VDRV</sub> | CASE 1           |  |  |  |  |
|                   | 0                       | 0                 | 1   | 0   | V <sub>VDRV</sub> | GND               | CASE I           |  |  |  |  |
| NO                | 0                       | 0                 | 1   | 1   | Hi-Z              | GND               |                  |  |  |  |  |
|                   | 0                       | 1                 | 0   | 0   | Hi-Z              | Hi-Z              |                  |  |  |  |  |
| YES               | 0                       | 1                 | 0   | 1   | V <sub>VDRV</sub> | V <sub>VDRV</sub> | CASE 2           |  |  |  |  |
|                   | 0                       | 1                 | 1   | 0   | GND               | GND               | CASE 2           |  |  |  |  |
| NO                | 0                       | 1                 | 1   | 1   | Hi-Z              | Hi-Z              |                  |  |  |  |  |
|                   | 1                       | 0                 | 0   | 0   | GND               | GND               |                  |  |  |  |  |
| YES               | 1                       | 0                 | 0   | 1   | GND               | V <sub>VDRV</sub> | CASE 3           |  |  |  |  |
|                   | 1                       | 0                 | 1   | 0   | V <sub>VDRV</sub> | GND               | CASE 3           |  |  |  |  |
| NO                | 1                       | 0                 | 1   | 1   | GND               | GND               |                  |  |  |  |  |
|                   | 1                       | 1                 | 0   | 0   | GND               | GND               |                  |  |  |  |  |
| YES               | 1                       | 1                 | 0   | 1   | V <sub>VDRV</sub> | V <sub>VDRV</sub> |                  |  |  |  |  |
|                   | 1                       | 1                 | 1   | 0   | GND               | GND               | CASE 4           |  |  |  |  |
| NO                | 1                       | 1                 | 1   | 1   | GND               | GND               |                  |  |  |  |  |

表 21. OUTA / OUTB Pin Behavior for Different Drive Configurations in IO MODE 2

32





# 表 22. OUTA / OUTB Pin Behavior for Different Drive Configurations in IO MODE 0, IO MODE 1 and IO MODE 3

| IO MODE 0, IO MODE 1, IO MODE 3 |                         |                   |                                   |                       |     |                   |                   |                  |  |
|---------------------------------|-------------------------|-------------------|-----------------------------------|-----------------------|-----|-------------------|-------------------|------------------|--|
| START OF<br>BURST               | PRE_DR<br>IVER_M<br>ODE | HALF_BRG_M<br>ODE | CMD_TRIG<br>GER<br>(IO MODE<br>0) | IO1<br>(IO MODE<br>1) | 102 | OUTA              | OUTB              | APPLICATION CASE |  |
| NO                              | 0                       | 0                 | 0                                 | 1                     | 0   | Hi-Z              | GND               | CASE 1           |  |
|                                 | 0                       | 0                 | 0                                 | 1                     | 1   |                   |                   |                  |  |
| YES                             | 0                       | 0                 | 1                                 | 0                     | 0   | GND               | V <sub>VDRV</sub> |                  |  |
|                                 | 0                       | 0                 | 1                                 | 0                     | 1   | V <sub>VDRV</sub> | GND               |                  |  |
| NO                              | 0                       | 1                 | 0                                 | 1                     | 0   | 11: 7             | Hi-Z              |                  |  |
|                                 | 0                       | 1                 | 0                                 | 1                     | 1   | Hi-Z              |                   | CASE 2           |  |
| YES                             | 0                       | 1                 | 1                                 | 0                     | 0   | GND               | GND               |                  |  |
|                                 | 0                       | 1                 | 1                                 | 0                     | 1   | V <sub>VDRV</sub> | V <sub>VDRV</sub> |                  |  |
| NO                              | 1                       | 0                 | 0                                 | 1                     | 0   | GND               | GND               | CASE 3           |  |
|                                 | 1                       | 0                 | 0                                 | 1                     | 1   |                   |                   |                  |  |
| YES                             | 1                       | 0                 | 1                                 | 0                     | 0   | GND               | V <sub>VDRV</sub> |                  |  |
|                                 | 1                       | 0                 | 1                                 | 0                     | 1   | V <sub>VDRV</sub> | GND               |                  |  |
| NO                              | 1                       | 1                 | 0                                 | 1                     | 0   |                   | D GND             | CASE 4           |  |
|                                 | 1                       | 1                 | 0                                 | 1                     | 1   | GND               |                   |                  |  |
| YES                             | 1                       | 1                 | 1                                 | 0                     | 0   | GND               | GND               |                  |  |
|                                 | 1                       | 1                 | 1                                 | 0                     | 1   | V <sub>VDRV</sub> | V <sub>VDRV</sub> |                  |  |

# 8.2.1.1 Design Requirements

For this design example, use the parameters listed in  $\frac{1}{5}$  23 as the input and operating parameters. All other device settings can be assumed to be factory default.

|                            | -                                       |
|----------------------------|-----------------------------------------|
| DESIGN PARAMETER           | EXAMPLE VALUE                           |
| Input voltage range        | 5 to 36 V                               |
| Input voltage recommended  | 5 V or 20 V                             |
| Transducer driving voltage | 5 V <sub>AC</sub> or 20 V <sub>AC</sub> |
| Transducer frequency       | 40 kHz or 400 kHz                       |
| Transducer pulse count     | 16                                      |

### 表 23. Design Parameters

### 8.2.1.2 Detailed Design Procedure

To begin the design process, determine the following:

- Transducer
  - Transducer driving voltage
  - Transducer resonant frequency
  - Transducer pulse count maximum

### 8.2.1.2.1 Transducer Driving Voltage

When a voltage is applied to piezoelectric ceramics, mechanical distortion is generated according to the voltage and frequency. The mechanical distortion is measured in units of sound pressure level (SPL) to indicate the volume of sound, and can be derived from a free-field microphone voltage measurement using  $\Delta \pm 4$ .

$$SPL (db) = 20 \times log \frac{\left(\frac{V_{(MIC)}}{3.4 \text{ mV}}\right)}{P_{O}}$$

where

V<sub>(MIC)</sub> is the measured sensor sound pressure (mV<sub>RMS</sub>).

(4)

### • $P_0$ is a referenced sound pressure of 20 $\mu$ Pa.

0 -10

The SPL does not increase indefinitely with the driving voltage. After a particular driving voltage, the amount of SPL that a transducer can generate becomes saturated. A transducer is given a maximum driving voltage specification to indicate when the maximum SPL is generated. Driving the transducer beyond the maximum driving voltage makes the ultrasonic module less power-efficient and can damage or decrease the life expectancy of the transducer.

### 8.2.1.2.2 Transducer Driving Frequency

The strength of ultrasonic waves propagated into the air attenuate proportionally with distance. This attenuation is caused by diffusion, diffraction, and absorption loss as the ultrasonic energy transmits through the medium of air. As shown in  $\mathbb{R}$  27, the higher the frequency of the ultrasonic wave, the larger the attenuation rate and the shorter the distance the wave reaches.



图 27. Attenuation Characteristics of Sound Pressure by Distance

An ultrasonic transducer has a fixed resonant center frequency with a typical tolerance of  $\pm 2\%$ . The lower frequency range of 30 kHz to 100 kHz is the default operating range for common long range applications for a step resolution of 1 cm and typical range of 30 cm to 5 m. The upper frequency range of 100 kHz to 1000 kHz is reserved for high-precision applications with a step resolution of 1 mm and a typical range of 5 cm to 1 m.

### 8.2.1.2.3 Transducer Pulse Count

The pulse count determines how many alternating periods are applied to the transducer by the complementary low-side drivers and determines the total width of the ultrasonic ping that was transmitted. The larger the width of the transmitted ping, the larger the width of the returned echo signature of the reflected surface and the more resolution available to set a stable threshold. A disadvantage of a large pulse count is a large ringing-decay period, which limits how detectable objects are at short distances.

Select a pulse count based on the minimum object distance requirement. If short-distance object detection is not a priority, a high pulse count is not a concern. Certain transducers can be driven continuously while others have a limit to the maximum driving-pulse count. Refer to the specification for the selected transducer to determine if the pulse count must be limited.

ISTRUMENTS



#### 8.2.1.3 Application Curves

图 28 and 图 29 show the typical ranging performance of a 40-kHz, closed-top transducer under nominal operating conditions as indicated in 表 23. The targeted object is a PVC pole measuring 1000 mm in height and 75 mm in diameter. Notable device settings: LNA\_GAIN = 0x0; VOUT\_SCALE\_SEL = 0x0; LOGAMP\_DIS\_FIRST = 0x0; LOGAMP\_DIS\_LAST = 0x1.







# 9 Power Supply Recommendations

The TUSS4470 device is designed to operate from two independent supplies, a driver supply and a regulated supply.

The driver input voltage supply (VPWR) range can operate from 5 V to 36 V. In applications where the TUSS4470 device may be exposed to battery transients and reverse battery currents, use external componentsafeguards, such as component D1 or parallel TVS diodes, to help protect the device. If the input supply is placed more than a few inches from the TUSS4470 device, additional bulk capacitance may be required in addition to the ceramic bypass capacitors near the VPWR pin. In the event both the VDRV and pre-driver modes is enabled, limit the VPWR voltage to the maximum rated voltage of the externally driven transistor's gate-source or base-emitter rating. The electrolytic capacitor at the VDRV pin is intended to act as a fast discharge capacitor during the bursting stage of the TUSS4470 device. The H-bridge high-side voltage can be supplied with an independent voltage at the VDRV pin to isolate the driver from VPWR, but must remain within the specified maximum voltage rating of the VDRV, OUTA, and OUTB outputs. If the H-bridge high-side voltage is to be supplied by an independent source, VDRV should be disabled.

The regulated supply (VDD) is used as the supply reference for the analog front end, filtering, and analog output blocks, so this supply should be stable for maximum performance. TI recommends using an LDO or other regulated external power source with bypass capacitor placed closely to the VDD pin. As VDD becomes less stable, the noise floor of the VOUT signal will increase, and result in a loss of long range object detection as a consequence.

To prevent damage to the device, always avoid hot-plugging or providing instantaneous power at the VPWR and VDRV pins at start-up, unless these pins are properly protected with an RC filter or TVS diode to minimize transient effects. VPWR must always be equal to or greater than the value present at VDRV.



#### www.ti.com.cn

### 10 Layout

#### 10.1 Layout Guidelines

A minimum of two layers is required to accomplish a small-form factor ultrasonic module design. The layers should be separated by analog and digital signals. The pin map of the device is routed such that the power and digital signals are on the opposing side of the analog driver and receiver pins. Consider the following best practices for TUSS4470 device layout in order of descending priority:

- Separating the grounding types is important to reduce noise at the AFE input of the TUSS4470. In particular, the transducer sensor ground, supporting driver, and return-path circuitry should have a separate ground before being connected to the main ground. Separating the sensor and main grounds through a ferrite bead is best practice, but not require. A copper-trace or 0-Ω short is also acceptable when bridging grounds.
- The analog return path pins, INP and INN, are most susceptible to noise and therefore should be routed as short and directly to the transducer as possible. Ensure the INN capacitor is close to the pin to reduce the length of the ground wire.
- The analog output pin trace should be routed as short and directly to an external ADC or microcontroller input to avoid signal-to-noise losses due to parasitic-effects or noise coupling onto the trace from external radiating aggressors.
- In applications where protection from an ESD strike on the case of the transducer is important, ground routing of the capacitor on the INN pin should be separate from the device ground and connected directly with the shortest possible trace to the connector ground.
- The analog drive pins can be high-current, high-voltage, or both and therefore the design limitation of the OUTA and OUTB pins is based on the copper trace profile. The driver pins are recommended to be as short and direct as possible when driving a transducer with a high-voltage.
- The decoupling capacitors for the VDD and VPWR pins should be placed as close to the pins as possible.
- Any digital communication should be routed away from the analog receiver pins. TXD, RXD, SCLK, NCS, IO1, IO2, OUT3, and OUT4 pins should be routed on the opposite side of the PCB, away from of the analog signals.



www.ti.com.cn

#### 10.2 Layout Example



图 32. TUSS4470 Layout Example



#### www.ti.com.cn

### 11 器件和文档支持

### 11.1 接收文档更新通知

要接收文档更新通知,请导航至 ti.com.cn 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

### 11.2 支持资源

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.3 商标

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 11.4 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

#### 11.5 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 12 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。

#### 重要声明和免责声明

Ⅱ 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任:(1)针对您的应用选择合适的TI产品;(2)设计、验证并测试您的应用;(3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI所提供产品均受TI的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司



10-Dec-2020

### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TUSS4470TRTJR    | ACTIVE        | QFN          | RTJ                | 20   | 3000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -25 to 105   | USS4470                 | Samples |
| TUSS4470TRTJT    | ACTIVE        | QFN          | RTJ                | 20   | 250            | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -25 to 105   | USS4470                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

### PACKAGE OPTION ADDENDUM

10-Dec-2020

## **GENERIC PACKAGE VIEW**

### WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **RTJ 20**

4 x 4, 0.5 mm pitch

# DATA BOOK PACKAGE OUTLINE

LEADFRAME EXAMPLE 4222370

| DRAFTSMAN  | <sup>N:</sup><br>H. DENG | DATE: | 09/12/2016 |     |      |                 | DIMENSIONS IN I | MILLIM | ETERS  |
|------------|--------------------------|-------|------------|-----|------|-----------------|-----------------|--------|--------|
| DESIGNER:  | H. DENG                  | DATE: | 09/12/2016 |     |      | 🖊 Texas Inst    | RUMENTS         |        |        |
| CHECKER:   | V. PAKU & T. LEQUANG     | DATE: | 09/12/2016 |     |      | SEMICONDUCTOR ( | OPERATIONS      | 0      | 1295   |
| ENGINEER:  | V. PARU & T. LEQUANG     | DATE: | 09/12/2016 |     |      |                 |                 |        |        |
| ENGINEER.  | T. TANG                  | DATE. | 09/12/2016 |     |      | ePOD, RTJ002    | 20D / WQFI      | N,     |        |
| APPROVED:  | E. REY & D. CHIN         | DATE: | 10/06/2016 |     |      | 20 PIN, 0.5 I   | MM PITCH        |        |        |
| RELEASED:  | WDM                      | DATE: | 10/24/2016 |     |      |                 |                 |        |        |
| TEMPLATE I |                          | DATE: | 10/24/2010 |     | SIZE | 421912          | 25              | REV    | PAGE   |
|            | EDGE# 4218519            |       | 04/07/2016 | 15X | A    | 421912          | 20              | А      | 1 OF 5 |

# **RTJ0020D**

## **PACKAGE OUTLINE**

### WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



## RTJ0020D

### **EXAMPLE BOARD LAYOUT**

### WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## **RTJ0020D**

### **EXAMPLE STENCIL DESIGN**

### WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations..



| REVISIONS |                     |         |            |                      |  |  |
|-----------|---------------------|---------|------------|----------------------|--|--|
| REV       | DESCRIPTION         | ECR     | DATE       | ENGINEER / DRAFTSMAN |  |  |
| А         | RELEASE NEW DRAWING | 2160736 | 10/24/2016 | T. TANG / H. DENG    |  |  |
|           |                     |         |            |                      |  |  |

| SCALE | SIZE |  |
|-------|------|--|
| NTS   | Α    |  |

#### 重要声明和免责声明

TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没 有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可 将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知 识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款 (https:www.ti.com.cn/zh-cn/legal/termsofsale.html) 或 ti.com.cn 上其他适用条款/TI 产品随附的其他适用条款 的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

> 邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码:200122 Copyright © 2021 德州仪器半导体技术(上海)有限公司