#### **SN74CBTLV3126** ZHCSJ99J - DECEMBER 1997 - REVISED JANUARY 2019 ## SN74CBTLV3126 低电压四通道 FET 总线开关 ## 1 特性 - 标准 126 型引脚 - 两个端口间使用 5Ω 开关连接 - 支持在数据 I/O 端口进行轨至轨开关 - Ioff 支持局部断电模式运行 - 闩锁性能超过 100mA, 符合 JESD 78 II 类规范 ### 2 应用 - 数据中心和企业计算 - 宽带固定式接入 - 楼宇自动化 - 有线网络 - 电机驱动器 ## 3 说明 SN74CBTLV3126 四通道 FET 总线开关 具备 独立的 线路开关。当每个开关的相关输出使能 (OE) 输入为低电平时,开关被禁用。 该器件完全 适用于 使用 $I_{off}$ 的局部断电应用。 $I_{off}$ 特性确保在关断时防止损坏电流通过器件回流。 SN74CBTLV3126器件可在电源关断时提供隔离。 为确保在上电或掉电期间均处于高阻抗状态,应将 OE 通过下拉电阻器接地;该电阻器的最小值取决于驱动器的灌电流能力。 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | | | | | | |---------------|------------------|-----------------|--|--|--|--|--| | | SOIC (D) (14) | 8.65mm × 3.91mm | | | | | | | | TVSOP (DGV) (14) | 3.60mm x 4.40mm | | | | | | | SN74CBTLV3126 | TSSOP (PW) (14) | 5.00mm x 4.40mm | | | | | | | | VQFN (RGY) (14) | 4.00mm x 3.50mm | | | | | | | | SSOP (DBQ) (16) | 4.90mm x 3.90mm | | | | | | (1) 如需了解所有可用封装,请参阅数据表末尾的封装选项附录。 ### 每个 FET 开关的简化原理图 ## 目录 | 1 | 特性 1 | | 8.3 Feature Description | 8 | |---|--------------------------------------|----|--------------------------------|----| | 2 | 应用 1 | | 8.4 Device Functional Modes | 8 | | 3 | 说明 1 | 9 | Application and Implementation | 10 | | 4 | 修订历史记录 | | 9.1 Application Information | 10 | | 5 | Pin Configuration and Functions | | 9.2 Typical Application | 10 | | 6 | Specifications 5 | 10 | Power Supply Recommendations | 11 | | • | 6.1 Absolute Maximum Ratings | 11 | Layout | 12 | | | 6.2 ESD Ratings | | 11.1 Layout Guidelines | 12 | | | 6.3 Recommended Operating Conditions | | 11.2 Layout Example | 13 | | | 6.4 Thermal Information | 12 | 器件和文档支持 | 14 | | | 6.5 Electrical Characteristics 6 | | 12.1 接收文档更新通知 | 14 | | | 6.6 Switching Characteristics | | 12.2 社区资源 | 14 | | 7 | Parameter Measurement Information | | 12.3 商标 | 14 | | 8 | Detailed Description 8 | | 12.4 静电放电警告 | 14 | | _ | 8.1 Overview 8 | | 12.5 术语表 | | | | 8.2 Functional Block Diagram 8 | 13 | 机械、封装和可订购信息 | 14 | | | | | | | ## 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 ### Changes from Revision I (October 2003) to Revision J **Page** ## 5 Pin Configuration and Functions ### Pin Functions, D, DGV, PW, RGY | ı | PIN | TYPE <sup>(1)</sup> | DECODIFICAL | |-----------------|-----|---------------------|---------------------------| | NAME | NO. | IYPE\" | DESCRIPTION | | 10E | 1 | I | Output Enable, active low | | 1A | 2 | I/O | Channel 1 input/output | | 1B | 3 | I/O | Channel 1 input/output | | 2OE | 4 | I | Output Enable, active low | | 2A | 5 | I/O | Channel 2 input/output | | 2B | 6 | I/O | Channel 2 input/output | | GND | 7 | | Ground | | 3B | 8 | I/O | Channel 3 input/output | | 3A | 9 | I/O | Channel 3 input/output | | 3OE | 10 | 1 | Output Enable, active low | | 4B | 11 | I/O | Channel 4 input/output | | 4A | 12 | I/O | Channel 4 input/output | | 40E | 13 | 1 | Output Enable, active low | | V <sub>CC</sub> | 14 | Р | Power supply | (1) I = input, O = output, I/O = input and output, P = power ## Pin Functions, DBQ | PIN | | - TYPE <sup>(1)</sup> | DECORIDATION | |-----------------|-----|-----------------------|---------------------------| | NAME | NO. | ITPE\" | DESCRIPTION | | NC | 1 | - | No Connection | | 10E | 2 | I | Output Enable, active low | | 1A | 3 | I/O | Channel 1 input/output | | 1B | 4 | I/O | Channel 1 input/output | | 20E | 5 | 1 | Output Enable, active low | | 2A | 6 | I/O | Channel 2 input/output | | 2B | 7 | I/O | Channel 2 input/output | | GND | 8 | = | Ground | | NC | 9 | = | No Connection | | 3B | 10 | I/O | Channel 3 input/output | | 3A | 11 | I/O | Channel 3 input/output | | 3OE | 12 | 1 | Output Enable, active low | | 4B | 13 | I/O | Channel 4 input/output | | 4A | 14 | I/O | Channel 4 input/output | | 40E | 15 | I | Output Enable, active low | | V <sub>CC</sub> | 16 | Р | Power Supply | (1) I = input, O = output, I/O = input and output, P = power ## 6 Specifications ## 6.1 Absolute Maximum Ratings<sup>(1)</sup> over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |------------------|----------------------------|----------------------|------|-----|------| | $V_{CC}$ | Supply voltage range | | -0.5 | 4.6 | V | | VI | Input voltage range (2) | | -0.5 | 4.6 | V | | I <sub>I/O</sub> | Continuous channel current | | | 128 | mA | | I <sub>IK</sub> | Input clamp current | V <sub>I/O</sub> < 0 | | -50 | mA | | T <sub>stg</sub> | Storage temperature range | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------------------------------|--------------------------------------------------------------------------------|-------|-------|------| | V <sub>(ESD)</sub> Electrostatic discharge | Human body model (HBM), per<br>ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | ., | | | | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±250 | V | | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## 6.3 Recommended Operating Conditions(1) | | | | MIN | MAX | UNIT | |--------------------------------------|----------------------------------|--------------------------------------------|-----|----------|------| | $V_{CC}$ | Supply voltage | | 2.3 | 3.6 | V | | V High lavel control in part valtage | | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | $V_{CC}$ | \/ | | V <sub>IH</sub> | High-level control input voltage | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | $V_{CC}$ | V | | V <sub>IL</sub> Low-lev | Lour lovel control input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 0.7 | \/ | | | Low-level control input voltage | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 8.0 | V | | T <sub>A</sub> | Operating free-air temperature | | -40 | 85 | °C | <sup>(1)</sup> All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. #### 6.4 Thermal Information | | | | | SN74CBTLV3126 | | | | |-----------------------|----------------------------------------------|-----------|--------------|---------------|---------------|---------------|------| | THERMAL METRIC(1) | | D<br>SOIC | DGV<br>TVSOP | PW<br>(TSSOP) | RGY<br>(VQFN) | DBQ<br>(SSOP) | UNIT | | | | 14 PINS | 14 PINS | 14 PINS | 14 PINS | 16 Pins | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 100.6 | 154.8 | 123.3 | 59.6 | 118.7 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 55.5 | 64.5 | 53.0 | 71.3 | 66.4 | °C/W | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 56.8 | 88.4 | 66.3 | 35.6 | 62.2 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 17.0 | 11.1 | 9.3 | 4.2 | 20.9 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 56.4 | 87.4 | 65.7 | 35.7 | 61.7 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | N/A | N/A | 16.1 | N/A | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>(2)</sup> The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 6.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAF | RAMETER | | TEST CONDI | TIONS | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |---------------------------------|----------------|--------------------------------------------------------------|-----------------------------------------|----------------------------------------|-----|--------------------|------|------| | V <sub>IK</sub> | | V <sub>CC</sub> = 3 V, | I <sub>I</sub> = -18 mA | | | | -1.2 | V | | I <sub>I</sub> | | V <sub>CC</sub> = 3.6 V, | V <sub>I</sub> = V <sub>CC</sub> or GND | | | | ±1 | μΑ | | I <sub>off</sub> | | V <sub>CC</sub> = 0, | $V_I$ or $V_O = 0$ to 3.6 V | | | | 10 | μA | | I <sub>CC</sub> | | $V_{CC} = 3.6 \text{ V},$ | $I_{O} = 0,$ | $V_I = V_{CC}$ or GND | | | 10 | μΑ | | ΔI <sub>CC</sub> <sup>(2)</sup> | Control inputs | V <sub>CC</sub> = 3.6 V, | One input at 3 V, | Other inputs at V <sub>CC</sub> or GND | | | 300 | μΑ | | C <sub>i</sub> | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 2.5 | | pF | | $C_{io(OFF)}$ | | $V_0 = 3 \text{ V or } 0,$ | OE = GND | | | 7 | | pF | | | | | V 0 | I <sub>I</sub> = 64 mA | | 5 | 8 | | | | | $V_{CC} = 2.3 \text{ V},$<br>TYP at $V_{CC} = 2.5 \text{ V}$ | $V_I = 0$ | I <sub>I</sub> = 24 mA | | 5 | 8 | | | - (3) | | 711 di vec = 2.0 v | V <sub>I</sub> = 1.7 V, | I <sub>I</sub> = 15 mA | | 27 | 40 | 0 | | r <sub>on</sub> (3) | | | V 0 | I <sub>I</sub> = 64 mA | | 5 | 7 | Ω | | | | $V_{CC} = 3 V$ | $V_I = 0$ | I <sub>I</sub> = 24 mA | | 5 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 10 | 15 | | (1) All typical values are at $V_{CC} = 3.3 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}\text{C}$ . (2) This is the increase in supply current for each input that is at the specified voltage level, rather than $V_{CC}$ or GND. ## 6.6 Switching Characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | | TO<br>(OUTPUT) | V <sub>CC</sub> = 2.5 ± 0.2 V | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | |--------------------------------|---------|----------------|-------------------------------|------------------------------------|-----|------------------------------------|----| | | (INFOT) | (001701) | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> <sup>(1)</sup> | A or B | B or A | | 0.15 | | 0.25 | ns | | t <sub>en</sub> | OE | A or B | 1.6 | 4.5 | 1.9 | 4.2 | ns | | t <sub>dis</sub> | OE | A or B | 1.3 | 4.7 | 1 | 4.8 | ns | (1) The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. ### 7 Parameter Measurement Information | TEST | S1 | |------------------------------------|---------------------| | tPLH/tPHL | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | 2 × V <sub>CC</sub> | | tPHZ/tPZH | GND | | V <sub>CC</sub> | CL | RL | ${f v}_{\Delta}$ | |-----------------|-------|--------------|------------------| | 2.5 V ±0.2 V | 30 pF | <b>500</b> Ω | 0.15 V | | 3.3 V ±0.3 V | 50 pF | <b>500</b> Ω | 0.3 V | VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES INVERTING AND NONINVERTING OUTPUTS ENABLE AND DISABLE TIMES LOW- AND HIGH-LEVEL ENABLING - A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. - Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq$ 2 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>. - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms ### 8 Detailed Description #### 8.1 Overview The SN74CBTLV3257 device is a 4-bit 1-of-1 high-speed FET multiplexer and demultiplexer. The low ON-state resistance of the switch allows connections to be made with minimal propagation delay. The FET multiplexers and demultiplexers are disabled when the output-enable (OE) input is high. This device is fully specified for partial-power-down applications using loff. The loff feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. ### 8.2 Functional Block Diagram ## 8.3 Feature Description The SN74CBTLV3126 features $5-\Omega$ switch connection between ports, allowing for low signal loss across the switch. Rail-to-rail switching on data I/O allows for full voltage swing outputs. loff supports partial-power-down mode operation, protecting the chip from voltages at output ports when it is not powered on. Latch-up performance exceeds 100 mA per JESD 78, Class II. #### 8.4 Device Functional Modes #### 8.4.1 Function Table (Each Bus Switch) Table 1 shows the truth table for the SN74CBTLV3126. Table 1. Truth Table | INPUT<br>OE | FUNCTION | |-------------|-----------------| | L | Disconnect | | Н | A port = B port | Figure 2. Logic Diagram (Positive Logic) ## 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 9.1 Application Information One useful application to take advantage of the SN74CBTLV3126 features is isolating various protocols from a possessor or MCU such as JTAG, SPI, or standard GPIO signals. The device provides excellent isolation performance when the device is powered. The added benefit of powered-off protection allows a system to minimize complexity by eliminating the need for power sequencing in hot-swap and live insertion applications. ## 9.2 Typical Application #### 9.2.1 Protocol / Signal Isolation Figure 3. Typical appliction #### 9.2.1.1 Design Requirements For this design example, use the parameters listed in Table 2. **Table 2. Design Parameters** | PARAMETERS | VALUES | |-----------------------------|------------------| | Supply (V <sub>DD</sub> ) | 3.3 V | | Input / Output signal range | 0 V to 3.3 V | | Control logic thresholds | 1.8 V compatible | #### 9.2.1.2 Detailed Design Procedure The SN74CBTLV3126 can be operated without any external components except for the supply decoupling capacitors. TI recommended that the digital control pins (OE) be pulled up to $V_{CC}$ or down to GND to avoid undesired switch state that could result from the floating pin. All inputs signals passing through the switch must fall within the recommend operating conditions of the SN74CBTLV3126 including signal range and continuous current. For this design example, with a supply of 3.3 V, the signals can range from 0 V to 3.3 V when the device is powered. This example can also utilize the Powered-off Protection feature and the inputs can range from 0 V to 3.3 V when VDD = 0 V. ## 10 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating listed in the Recommended Operating Conditions table. Each VCC terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1- $\mu$ F bypass capacitor is recommended. If multiple pins are labeled VCC, then a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor is recommended for each VCC because the VCC pins are tied together internally. For devices with dual supply pins operating at different voltages, for example VCC and VDD, a 0.1- $\mu$ F bypass capacitor is recommended for each supply pin. To reject different frequencies of noise, use multiple bypass capacitors in parallel. Capacitors with values of 0.1 $\mu$ F and 1 $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results. ## 11 Layout ## 11.1 Layout Guidelines When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self–inductance of the trace which results in the reflection. Not all PCB traces can be straight, and therefore; some traces must turn corners. Figure 4 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections. Figure 4. Trace Example Route the high-speed signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points, through-hole pins are not recommended at high frequencies. Do not route high speed signal traces under or near crystals, oscillators, clock signal generators, switching regulators, mounting holes, magnetic devices or ICs that use or duplicate clock signals. - Avoid stubs on the high-speed signals traces because they cause signal reflections. - · Route all high-speed signal traces over continuous GND planes, with no interruptions. - · Avoid crossing over anti-etch, commonly found with plane splits. - When working with high frequencies, a printed circuit board with at least four layers is recommended; two signal layers separated by a ground and power layer as shown in Figure 5. Figure 5. Example Layout The majority of signal traces must run on a single layer, preferably Signal 1. Immediately next to this layer must be the GND plane, which is solid with no cuts. Avoid running signal traces across a split in the ground or power plane. When running across split planes is unavoidable, sufficient decoupling must be used. Minimizing the number of signal vias reduces EMI by reducing inductance at high frequencies. Figure 6 illustrates an example of a PCB layout with the SN74CBTLV3126. Some key considerations are: ## **Layout Guidelines (continued)** Decouple the $V_{DD}$ pin with a 0.1- $\mu$ F capacitor, placed as close to the pin as possible. Make sure that the capacitor voltage rating is sufficient for the $V_{DD}$ supply. High-speed switches require proper layout and design procedures for optimum performance. Keep the input lines as short as possible. Use a solid ground plane to help reduce electromagnetic interference (EMI) noise pickup. Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when necessary. #### 11.2 Layout Example Figure 6. Example Layout #### 12 器件和文档支持 ### 12.1 接收文档更新通知 要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我 进行注册,即可每周接收产 品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 12.2 社区资源 下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范, 并且不一定反映 TI 的观点:请参阅 TI 的 《使用条款》。 TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。 设计支持 TI 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。 #### 12.3 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可 能会损坏集成电路。 🗱 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可 能会导致器件与其发布的规格不相符。 ## 12.5 术语表 SLYZ022 — TI 术语表。 这份术语表列出并解释术语、缩写和定义。 ## 13 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。 #### 重要声明和免责声明 TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。 所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。 TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2019 德州仪器半导体技术(上海)有限公司 10-Dec-2020 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |-------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------| | | , , | | | | | | (6) | , , | | , , | | | 74CBTLV3126RGYRG4 | ACTIVE | VQFN | RGY | 14 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | CL126 | Samples | | SN74CBTLV3126D | ACTIVE | SOIC | D | 14 | 50 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | CBTLV3126 | Samples | | SN74CBTLV3126DBQR | ACTIVE | SSOP | DBQ | 16 | 2500 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | CL126 | Samples | | SN74CBTLV3126DG4 | ACTIVE | SOIC | D | 14 | 50 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | CBTLV3126 | Samples | | SN74CBTLV3126DGVR | ACTIVE | TVSOP | DGV | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | CL126 | Samples | | SN74CBTLV3126DR | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | CBTLV3126 | Samples | | SN74CBTLV3126PW | ACTIVE | TSSOP | PW | 14 | 90 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | CL126 | Samples | | SN74CBTLV3126PWR | ACTIVE | TSSOP | PW | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | CL126 | Samples | | SN74CBTLV3126RGYR | ACTIVE | VQFN | RGY | 14 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | CL126 | Samples | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. ## PACKAGE OPTION ADDENDUM 10-Dec-2020 (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## PACKAGE MATERIALS INFORMATION www.ti.com 17-Dec-2020 ## TAPE AND REEL INFORMATION | Α0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | 'All dimensions are nominal | | | | | | | | | | | | | |-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | SN74CBTLV3126DBQR | SSOP | DBQ | 16 | 2500 | 330.0 | 12.5 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | SN74CBTLV3126DGVR | TVSOP | DGV | 14 | 2000 | 330.0 | 12.4 | 6.8 | 4.0 | 1.6 | 8.0 | 12.0 | Q1 | | SN74CBTLV3126DR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74CBTLV3126PWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74CBTLV3126RGYR | VQFN | RGY | 14 | 3000 | 330.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q1 | www.ti.com 17-Dec-2020 \*All dimensions are nominal | All difficusions are norminal | | | | | | | | |-------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | SN74CBTLV3126DBQR | SSOP | DBQ | 16 | 2500 | 340.5 | 338.1 | 20.6 | | SN74CBTLV3126DGVR | TVSOP | DGV | 14 | 2000 | 367.0 | 367.0 | 35.0 | | SN74CBTLV3126DR | SOIC | D | 14 | 2500 | 853.0 | 449.0 | 35.0 | | SN74CBTLV3126PWR | TSSOP | PW | 14 | 2000 | 367.0 | 367.0 | 35.0 | | SN74CBTLV3126RGYR | VQFN | RGY | 14 | 3000 | 367.0 | 367.0 | 35.0 | NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature. - G. Package complies to JEDEC MO-241 variation BA. ## RGY (S-PVQFN-N14) ## PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4206353-2/P 03/14 NOTE: All linear dimensions are in millimeters # RGY (S-PVQFN-N14) ## PLASTIC QUAD FLATPACK NO-LEAD - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. ## DGV (R-PDSO-G\*\*) ## 24 PINS SHOWN #### **PLASTIC SMALL-OUTLINE** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side. D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194 ## D (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. # D (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # PW (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. SHRINK SMALL-OUTLINE PACKAGE - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 inch, per side. - 4. This dimension does not include interlead flash.5. Reference JEDEC registration MO-137, variation AB. SHRINK SMALL-OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SHRINK SMALL-OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### 重要声明和免责声明 TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。 所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。 TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司