

Smart High-Side Power Switch

# Data Sheet

Rev. 1.1, 2014-11-24

# Automotive Power



#### **Table of Contents**

## **Table of Contents**

| 1                                                  | Overview                                                                                                                                                                                                                                                                            | 3                  |
|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| 2                                                  | Block Diagram                                                                                                                                                                                                                                                                       | 4                  |
| 3                                                  | Application Information                                                                                                                                                                                                                                                             | 4                  |
| <b>4</b><br>4.1<br>4.2<br>4.3                      | Pin Configuration         Pin Assignment         Pin Definitions and Functions         Voltage and Current Definition                                                                                                                                                               | 5<br>5             |
| <b>5</b><br>5.1<br>5.2<br>5.3<br>5.3.1<br>5.3.2    | General Product Characteristics<br>Absolute Maximum Ratings<br>Functional Range<br>Thermal Resistance<br>PCB set up<br>Thermal Resistance                                                                                                                                           | 6<br>7<br>7<br>7   |
| <b>6</b><br>6.1<br>6.2<br>6.3<br>6.4<br>6.5<br>6.6 | Power Stage         Output ON-state Resistance         Turn ON/OFF Characteristics with Resistive Load         Frequency Generator         Timing Output         Output Polarization         CAP Pin                                                                                | 9<br>9<br>10<br>10 |
| <b>7</b><br>7.1<br>7.2<br>7.3<br>7.3.1<br>7.3.2    | Protection Functions                                                                                                                                                                                                                                                                | 4<br> 4<br> 5      |
| <b>8</b><br>8.1<br>8.2                             | Diagnostic Functions       2         Load Current Measurement       2         Under load Current       2                                                                                                                                                                            | 16                 |
| <b>9</b><br>9.1<br>9.2<br>9.3<br>9.4               | Electrical Characteristics       2         Electrical Characteristics Power Stage       2         Electrical Characteristics CAP pin       2         Electrical Characteristics for the Protection Functions       2         Electrical Characteristics Diagnostic Function       2 | 18<br>19<br>20     |
| 10                                                 | Package Outlines                                                                                                                                                                                                                                                                    | 22                 |
| 11                                                 | Revision History                                                                                                                                                                                                                                                                    | 23                 |



## Smart High-Side Power Switch

## BTS6110-1SJA



#### Application

• Side Indicator 2 x R10W + 1 x R2W

#### **Basic Features**

- One channel device
- Very small external reservoir capacitor of 10 μF
- Electrostatic discharge protection (ESD)
- Optimized electromagnetic compatibility
- Green product (RoHS compliant)
- AEC qualified

#### **Protection Functions**

- Overtemperature protection with limited restart
- · Overvoltage protection without external component

#### **Diagnostic Functions**

• Auto-failure detection of a failed main lamp (N-1 diagnosis), signalized by frequency doubling

#### Description

The BTS6110-1SJA is a single 80 m $\Omega$  channel Smart High-Side Power Switch, embedded in a PG-DSO-8-49 package, providing protective functions and diagnosis. It is designed to drive lamps 2 x R10W + 1 x R2W to realize the side indicators function for motorcycle.

#### Table 1 Product Summary

| Symbol              | Value                                            |
|---------------------|--------------------------------------------------|
| $V_{S(OP)}$         | 9 V 16 V                                         |
| $V_{S(LD)}$         | 65 V                                             |
| R <sub>DS(ON)</sub> | 200 mΩ                                           |
| $f_4$               | $85 \pm 15$ cycles / minute <sup>1)</sup>        |
| $f_2$               | <i>f</i> <sub>4</sub> * 2.24                     |
| I <sub>L(SC)</sub>  | 20 A                                             |
|                     | $V_{S(OP)}$ $V_{S(LD)}$ $R_{DS(ON)}$ $f_4$ $f_2$ |

1) With external capacitor CEXT =  $10\mu F$ 



| Package     | Marking  |
|-------------|----------|
| PG-DSO-8-49 | 6110-SJA |



**Block Diagram** 

# 2 Block Diagram





# 3 Application Information

Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device.





Note: This is a very simplified example of an application circuit. The function must be verified in the real application.

| Reference       | Value             | Purpose                                                                                                                   |
|-----------------|-------------------|---------------------------------------------------------------------------------------------------------------------------|
| C <sub>VS</sub> | 10 nF / min. 100V | Reduction of voltage spikes. It is mandatory to place this component to assure correct device behavior.                   |
| $C_{EXT}$       | 10 µF             | BTS6110-1SJA energy reservoir during ON state. It is mandatory to place this component to assure correct device behavior. |

## Table 2Bill of Material



#### **Pin Configuration**

## 4 Pin Configuration

## 4.1 Pin Assignment



Figure 3 Pin Configuration

## 4.2 Pin Definitions and Functions

| Pin        | Symbol | Function                                                              |
|------------|--------|-----------------------------------------------------------------------|
| 1          | CAP    | CAPacitor; Must be connected to OUT via a reservoir capacitor         |
| 2          | TEST   | TEST MODE PIN; Must be connected to OUT                               |
| 3, 4       | OUT    | <b>OUTput;</b> Protected high side power output channel <sup>1)</sup> |
| 5, 6, 7, 8 | Vs     | Voltage Supply; Battery voltage                                       |

1) All output pins must be connected together on the PCB. PCB traces have to be designed to withstand the maximum current which can flow.

## 4.3 Voltage and Current Definition

Figure 4 shows all terms used in this document, with associated convention for positive values.







**General Product Characteristics** 

## 5 General Product Characteristics

## 5.1 Absolute Maximum Ratings

## Table 3 Absolute Maximum Ratings <sup>1)</sup>

 $T_{\rm J}$  = -40 °C to +150 °C; (unless otherwise specified)

| Parameter                               | Symbol                | Values |      |                  | Unit | Note /                                                                         | Number   |
|-----------------------------------------|-----------------------|--------|------|------------------|------|--------------------------------------------------------------------------------|----------|
|                                         |                       | Min.   | Тур. | Max.             | 1    | <b>Test Condition</b>                                                          |          |
| Supply Voltages                         |                       |        |      |                  | ·    |                                                                                |          |
| Supply voltage                          | Vs                    | -0.3   | -    | 18               | V    | -                                                                              | P_5.1.1  |
| Reverse polarity voltage                | -V <sub>S(REV)</sub>  | 0      | -    | 16               | V    | $t < 120 \text{ s}$ $T_{\text{A}} = 25 \text{ °C}$ $R_{\text{L}} \ge 6 \Omega$ | P_5.1.2  |
| Supply voltage for Load dump protection | $V_{\rm S(LD)}$       | -      | -    | 65               | V    |                                                                                | P_5.1.3  |
| CAP Pin                                 |                       |        |      |                  |      |                                                                                |          |
| Voltage at CAP pin                      | $V_{CAP}$             | -0.3   | _    | 8.0              | V    | -                                                                              | P_5.1.4  |
| Current through CAP pin                 | I <sub>CAP</sub>      | -2     | -    | 15               | mA   | -                                                                              | P_5.1.5  |
| TEST Pin                                |                       |        |      |                  | · ·  |                                                                                |          |
| Voltage at TEST pin                     | $V_{TEST}$            | -0.3   | _    | 1                | V    | -                                                                              | P_5.1.6  |
| Current through TEST pin                | I <sub>TEST</sub>     | -2     | -    | 2                | mA   | -                                                                              | P_5.1.7  |
| Power Stage                             |                       |        |      |                  |      |                                                                                |          |
| Load current                            | <i>I</i> <sub>L</sub> | -      | -    | $I_{\rm L(LIM)}$ | А    | -                                                                              | P_5.1.8  |
| Power dissipation<br>(50% duty cycle)   | P <sub>TOT</sub>      | -      | -    | 1.4              | W    | T <sub>A</sub> = 85 °C<br>T <sub>J</sub> < 150 °C                              | P_5.1.9  |
| Voltage at power transistor             | $V_{\rm DS}$          | -      | -    | 65               | V    | -                                                                              | P_5.1.10 |
| Temperatures                            |                       |        |      |                  | ·    |                                                                                |          |
| Junction temperature                    | TJ                    | -40    | -    | 150              | °C   | -                                                                              | P_5.1.11 |
| Storage temperature                     | T <sub>STG</sub>      | -55    | _    | 150              | °C   | -                                                                              | P_5.1.12 |
| ESD Susceptibility                      |                       |        | 1    |                  | l .  |                                                                                |          |
| ESD susceptibility (all pins)           | $V_{ESD}$             | -2     | -    | 2                | kV   | <sup>3)</sup> HBM                                                              | P_5.1.13 |
| ESD susceptibility (OUT versus VS)      | V <sub>ESD</sub>      | -4     | -    | 4                | kV   | <sup>3)</sup> HBM                                                              | P_5.1.14 |
| 4) Not aubia at to production to at     | O                     |        | •    |                  |      | ł                                                                              |          |

1) Not subject to production test. Specified by design.

2)  $V_{\rm S(LD)}$  is setup without the DUT connected to the generator per ISO 7637-1.

3) ESD susceptibility HBM according to EIA/JESD 22-A 114B

#### Notes

- 1. Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
- 2. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.



**General Product Characteristics** 

## 5.2 Functional Range

### Table 4 Functional Range $T_J = -40$ °C to +150 °C; (unless otherwise specified)

| Parameter                  | Symbol          | Values |      |      | Unit | Note /                                                                                                      | Number  |
|----------------------------|-----------------|--------|------|------|------|-------------------------------------------------------------------------------------------------------------|---------|
|                            |                 | Min.   | Тур. | Max. |      | Test Condition                                                                                              |         |
| Nominal operating voltage  | $V_{\sf NOM}$   | 9      | 13.5 | 16   | V    | $V_{\rm OUT}$ = 0 V                                                                                         | P_5.2.1 |
| Extended operating voltage | $V_{\rm S(OP)}$ | 8      | -    | 24   | V    | <sup>1)</sup> 8 to 18 V: $R_{L}$ =<br>6 $\Omega$ , 18 to 24 V:<br>$R_{L}$ = 12 $\Omega$<br>$V_{DS}$ < 0.7 V | P_5.2.2 |

1) Not subject to production test. Specified by design.

Note: Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.

## 5.3 Thermal Resistance

#### Table 5Thermal Resistance

| Parameter                 | Symbol            | Values |      | Values |     | Unit           | Note /  | Number |
|---------------------------|-------------------|--------|------|--------|-----|----------------|---------|--------|
|                           |                   | Min.   | Тур. | Max.   |     | Test Condition |         |        |
| Junction to case (bottom) | R <sub>thJS</sub> | -      | 40   | -      | K/W | 1)             | P_5.3.1 |        |
| Junction to ambient       | R <sub>thJA</sub> | -      | 58   | -      | K/W | 1) 2)          | P_5.3.2 |        |

1) Not subject to production test. Specified by design.

 Specified R<sub>thja</sub> value is according to JEDEC JESD51-2,-5,-7 at natural convection on FR4 2s2p board with thermal vias; The product (chip + package) was simulated on a 76.4 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70µm Cu, 2 x 35 µm Cu).

## 5.3.1 PCB set up

e = 1.27; A = 5.69; L = 1.31; B = 0.65







**General Product Characteristics** 

## 5.3.2 Thermal Resistance



Figure 6 Typical Thermal Resistance for FR2 PCB



Figure 7 Typical Thermal Resistance for FR4 PCB



The power stage is built using an N-channel vertical power MOSFET (DMOS) with charge pump.

## 6.1 Output ON-state Resistance

The ON-state resistance  $R_{\text{DS(ON)}}$  depends on the junction temperature  $T_{\text{J}}$ . Figure 8 shows the dependencies in terms of temperature for the typical ON-state resistance. The behavior in reverse polarity is described in Chapter 7.2.



Figure 8 Typical ON-state Resistance

## 6.2 Turn ON/OFF Characteristics with Resistive Load

A low voltage event at the OUT pin causes the power DMOS to switch ON with a dedicated slope, optimized in terms of Electro Magnetic Emission.

Chapter 7.2 shows the typical timing when switching a resistive load.



Figure 9 Switching a Resistive Load Timing



## 6.3 Frequency Generator

The BTS6110-1SJA is designed to manage side indicators functionality. As soon as a LOW voltage level is applied for more than  $t_{\text{INIT}}$ , at OUT pin, the clock generator is activated and the channel is switched ON. At t1, the device starts diagnosis. Refer to **Figure 10**. In case of underload detection, the device switches OFF and operates the failure frequency based on  $T_{2\text{FAIL}}$ . Otherwise, the device stays ON and runs on frequency based on  $T_4$ . The duty cycle is fixed to d.



Figure 10 Frequency Generation Timing

## 6.4 Timing Output

The BTS6110-1SJA is dedicated to side indicators function on vehicle. The frequency f2 (resp  $T_{2FAIL}$  period) is tuned to be the failure indication frequency. At t1 time, the BTS6110-1SJA measures the load current. Refer to **Figure 11**. Depending on the measurement results, three possible actions will be done (see **Chapter 8** for the details diagnosis definition).

If an underload is detected, it provokes immediate switch OFF to run at f2 frequency, indicating the failure. A normal diagnosis keep the power output ON for t1 to run at f4 frequency. A short circuit will latch the device.





Figure 11 Frequency Generation Timing

## 6.5 Output Polarization

The BTS6110-1SJA includes from  $V_{\rm S}$  to OUT a pull up resistor  $R_{\rm L(OFF)}$ . This pull-up resistor compensates the  $I_{\rm DIRT}$  leakage current due to the humidity and dust at the handle bar selector. It forces supply voltage VS at the output until a load is connected. The BTS6110-1SJA starts as soon as  $V_{\rm DS}$  is detected between  $V_{\rm S}$  and OUT by charging the external reservoir capacitor  $C_{\rm EXT}$ . Refer to Figure 12.



#### **Power Stage**



#### Figure 12 Output Polarization Circuitry

In case of leakage at the output, due to rain for example, the BTS6110-1SJA might start parasitically. To limit the effect, a load current measurement is implemented to estimate the impedance connected at the output. An impedance lower than  $R_{\text{RAIN}}$  will activate the switch while an impedance above (see maximum value P\_9.1.11) will keep the device in sensing mode. Refer to Figure 13.



Figure 13 Output Timing during Leakage



## 6.6 CAP Pin

The BTS6110-1SJA stores the needed energy to keep the DMOS ON during  $T_2$  phase, in the capacitor  $C_{\text{EXT}}$ . This capacitor is loaded initially with  $I_{\text{INT}}$  while OUT is grounded.  $I_{\text{INT}}$  is relatively important to reduce  $t_{\text{INIT}}$ , initialization time. During the next successive activations, the charging / discharging currents are controlled to  $I_{\text{CLOAD}}$  and  $I_{\text{CUNLOAD}}$  whom are significantly lower to improve EMC and capacitor aging.

The loading is stopped when the voltage at the capacitor  $V_{CHI}$  is reached, and restarted by  $V_{CLO}$ . This oscillation provides the reference clock to the flasher functionality. In the case  $V_{S}$  -  $V_{OUT}$  is below  $V_{S(OP)}$ , the device doesn't start. Refer from Equation (1) to Equation (4) and Figure 14 and Figure 15.

$$t_{\rm INIT} = C_{\rm EXT} \times \frac{V_{\rm S} - 1V}{I_{\rm INIT}} \times \ln\left(\frac{V_{\rm S} - 1V}{V_{\rm S} - 7,5V}\right)$$
(1)

$$T_{2FAIL} = T_4 \times d_f$$
(2)

$$d = \frac{T_2}{T_4} = \frac{1}{1 + I_{\text{CUNLOAD}}}$$
(3)

$$I_{CLOAD}$$

$$T_4 = C_{EXT} \times R_{CAP}$$
(4)



Figure 14 Capacitor Charge and Discharge Timing



### **Protection Functions**



Figure 15 Normal Period T4 Dependency in Regards to Capacitor Value (typical behavior)

## 7 Protection Functions

The BTS6110-1SJA provides integrated protection functions. These functions are designed to prevent the destruction of the IC from fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are designed for neither continuous nor repetitive operation.

## 7.1 Overvoltage Protection

The BTS6110-1SJA is protected against overvoltage. In case of a voltage  $V_{\rm S} > V_{\rm S(AZ)}$ , if the handle bar selector switch is ON, the  $Z_{\rm DS(AZ)}$  will activate the power DMOS and some current will flow, limited by the load.

## 7.2 Reverse Polarity Protection

In case of reverse polarity, the intrinsic body diodes of the power DMOS causes power dissipation. The current in this intrinsic body diode is limited by the load itself. **Figure 16** shows the application schematic.



#### **Protection Functions**





## 7.3 Overload Protection

In case of overload, such as high inrush of cold lamp filament, or short circuit to ground, the BTS6110-1SJA offers protection mechanisms.

## 7.3.1 Current Limitation

At first step, the instantaneous power in the switch is maintained to a safe value by limiting the current to  $I_{L(SC)}$ . During this time, the DMOS temperature is increasing.

## 7.3.2 Temperature Limitation in the Power DMOS

The channel incorporates an absolute  $(T_{J(SC)})$  and a dynamic  $(T_{J(SW)})$  temperature sensor. Activation of either sensor will cause the overheated channel to switch OFF to prevent destruction. Any protective switch OFF latches the output until the temperature has reached an acceptable value. To ensure the lamps to be turned ON, the DMOS restarts after cool down until  $t_1$ . **Figure 17** sketches the situation. The restart takes place for maximum  $t_1$ of the flasher in fault condition, around 130ms. If after this time, the device is still in restart conditions, the switch is latched until the OUT voltage goes to HIGH again.



#### **Diagnostic Functions**



Figure 17 Overload Protection

## 8 Diagnostic Functions

For diagnosis purpose, the BTS6110-1SJA measures the load current.

## 8.1 Load Current Measurement

The BTS6110-1SJA integrates a sense signal called  $I_{IS}$ . As long as no "hard" failure mode occurs (current limitation / overtemperature / excessive dynamic temperature increase) a proportional signal to the load current (ratio  $k_{ILIS} = I_L / I_{IS}$ ) is measured. To reduce current consumption, the diagnosis is only realized periodically. Refer to the **Figure 11**. The complete sense circuit and diagnostic mechanism is described on **Figure 18**. In the case  $V_{IS} < V_{REF}$ , the device raises an internal fault signal, to double the flashing frequency. Just before the switch ON event, the device measures the supply voltage VS, via a voltage divider.



Figure 18 Diagnostic Block Diagram



**Diagnostic Functions** 

## 8.2 Under load Current

**Figure 19** shows the load current  $I_{df_L}$  considered as a function of the load current in the power DMOS. The blue curve represents the typical current threshold, assuming ideal device. The red curves show the accuracy the device provide accross full temperature range, at a defined current <sup>1</sup>).



Figure 19 Current Sense for Nominal Load

<sup>1)</sup> Only Idf\_L9 and Idf\_L16 are tested in production. The red curves between these points are specified by design.



**Electrical Characteristics** 

## 9 Electrical Characteristics

## 9.1 Electrical Characteristics Power Stage

### Table 6 Electrical Characteristics: Power Stage

 $V_{\rm S}$  = 9 V to 16 V,  $T_{\rm J}$  = -40 °C to +150 °C (unless otherwise specified). Typical values are given at  $V_{\rm S}$  = 13.5 V,  $T_{\rm J}$  = 25 °C

| Parameter                                                                                    | Symbol                  | Values |                  |      | Unit | Note /                                                                                                | Number   |
|----------------------------------------------------------------------------------------------|-------------------------|--------|------------------|------|------|-------------------------------------------------------------------------------------------------------|----------|
|                                                                                              |                         | Min.   | Тур.             | Max. |      | Test Condition                                                                                        |          |
| ON-state resistance per channel                                                              | R <sub>DS(ON)_150</sub> | -      | -                | 200  | mΩ   | $R_{\rm L} = 6 \ \Omega$ $V_{\rm CAP} = V_{\rm CHI}$ $T_{\rm J} = 150 \ ^{\circ}{\rm C}$ See Figure 8 | P_9.1.1  |
| ON-state resistance per channel                                                              | R <sub>DS(ON)_25</sub>  | -      | 80               | _    | mΩ   | <sup>1)</sup> $T_{\rm J}$ = 25 °C                                                                     | P_9.1.2  |
| Drain to source clamping<br>voltage<br>$V_{\text{DS(AZ)}} = [V_{\text{S}} - V_{\text{OUT}}]$ | V <sub>DS(AZ)</sub>     | 65     | 70               | 75   | V    | <i>I</i> <sub>DS</sub> = 2 mA                                                                         | P_9.1.3  |
| Output Leakage resistor                                                                      | R <sub>RAIN</sub>       | 0.04   | 0.4              | 1    | kΩ   | 1)                                                                                                    | P_9.1.11 |
| Slew rate 30% to 70% $V_{\rm S}$                                                             | dV/dt <sub>ON</sub>     | 0.1    | 0.25             | 0.5  | V/µs | $R_{\rm L} = 6 \ \Omega$<br>$V_{\rm S} = 13.5 \ V$                                                    | P_9.1.5  |
| Slew rate 70% to 30% $V_{\rm S}$                                                             | -dV/dt <sub>OFF</sub>   | 0.1    | 0.25             | 0.5  | V/µs | See Figure 9                                                                                          | P_9.1.6  |
| Turn-ON time to $V_{OUT}$ = 10 to<br>90% $V_{S}$                                             | t <sub>RISE</sub>       | -      | 70 <sup>1)</sup> | -    | μs   | _                                                                                                     | P_9.1.7  |
| Turn-OFF time to $V_{OUT}$ = 90 to<br>10% $V_{S}$                                            | t <sub>FALL</sub>       | -      | 70 <sup>1)</sup> | -    | μs   | _                                                                                                     | P_9.1.8  |
| Switch ON energy                                                                             | E <sub>ON</sub>         | -      | 450              | -    | μJ   | <sup>1)</sup> $R_{\rm L}$ = 6 Ω<br>$V_{\rm OUT}$ = 90% $V_{\rm S}$<br>$V_{\rm S}$ = 16 V              | P_9.1.9  |
| Switch OFF energy                                                                            | E <sub>OFF</sub>        | -      | 470              | -    | μJ   | <sup>1)</sup> $R_{\rm L}$ = 6 Ω<br>$V_{\rm OUT}$ = 10% $V_{\rm S}$<br>$V_{\rm S}$ = 16 V              | P_9.1.10 |

1) Not subject to production test, specified by design



**Electrical Characteristics** 

## 9.2 Electrical Characteristics CAP pin

### Table 7 Electrical Characteristics: CAP pin

 $V_{\rm S}$  = 9 V to 16 V,  $T_{\rm J}$  = -40 °C to +150 °C (unless otherwise specified).

Typical values are given at  $V_{\rm S}$  = 13.5 V,  $T_{\rm J}$  = 25 °C

| Parameter                                                  | Symbol                                                                                 | Values      |          |      | Unit | Note /                                                          | Number   |
|------------------------------------------------------------|----------------------------------------------------------------------------------------|-------------|----------|------|------|-----------------------------------------------------------------|----------|
|                                                            |                                                                                        | Min.        | Тур.     | Max. |      | Test Condition                                                  |          |
| Load Current                                               | -                                                                                      | +           |          |      |      |                                                                 |          |
| Initialization Load current                                | I <sub>INIT</sub>                                                                      | 3           | 4.5      | 10   | mA   | See Figure 14<br>$V_{\rm S}$ = 9 V                              | P_9.2.1  |
| Charging current                                           | I <sub>CLOAD</sub>                                                                     |             | 76.4     |      | μA   | <sup>1)</sup> See <b>Figure 14</b><br>V <sub>CAP</sub> = 5.37 V | P_9.2.2  |
| Discharging current                                        | I <sub>CUNLOAD</sub>                                                                   |             | -74.4    |      | μA   | <sup>1)</sup> See <b>Figure 14</b><br>V <sub>CAP</sub> = 5.37 V | P_9.2.3  |
| Load current matching                                      | $I_{CRATIO} =  I_{CUNLOAD}   / I_{CLOAD}$                                              |             | 0.97     |      | -    | <sup>1)</sup> See Figure 14                                     | P_9.2.4  |
| Voltage Threshold                                          |                                                                                        | 1           |          | I    |      |                                                                 | 1        |
| CAP voltage High threshold                                 | $V_{CHI}$                                                                              |             | 6.4      |      | V    | <sup>1)</sup> See Figure 14                                     | P_9.2.5  |
| CAP voltage Low threshold                                  | V <sub>CLO</sub>                                                                       |             | 4        |      | V    | <sup>1)</sup> See Figure 14                                     | P_9.2.6  |
| CAP voltage diagnostic threshold                           | V <sub>CDIAG</sub>                                                                     |             | 5.37     |      | V    | <sup>1)</sup> See Figure 14                                     | P_9.2.7  |
| CAP voltage threshold<br>Matching                          | $V_{\rm OSC}$ = $V_{\rm CHI}$ - $V_{\rm CLO}$                                          |             | 2.4      |      | V    | <sup>1)</sup> See Figure 14                                     | P_9.2.8  |
| Flasher duty cycle<br>Device dependency                    | $R_{\text{LOAD}} = V_{\text{OSC}} / I_{\text{CLOAD}}$                                  | -           | 32       | -    | kΩ   | <sup>1)</sup> See Figure 14                                     | P_9.2.10 |
| Flasher duty cycle<br>Device dependency                    | $\frac{R_{\text{UNLOAD}}}{V_{\text{OSC}}} = \frac{V_{\text{OSC}}}{I_{\text{CUNLOAD}}}$ | -           | 31.6     | -    | kΩ   | <sup>1)</sup> See Figure 14                                     | P_9.2.11 |
| Flasher duty cycle<br>Device dependency                    | $R_{CAP} = R_{UNLOAD} + R_{LOAD}$                                                      | 58          | 63.6     | 75   | kΩ   |                                                                 | P_9.2.17 |
| Flasher duty cycle<br>Device dependency                    | R <sub>CAP_USAGE</sub>                                                                 | 58          | 63.6     | 70.3 | kΩ   | <sup>1) 2)</sup> $T_{\rm J}$ = -20°C to 85°C                    | P_9.2.19 |
| Flasher duty cycle<br>Device dependency                    | R <sub>CAP_AMB</sub>                                                                   | 58          | 63.6     | 69.2 | kΩ   | <sup>1) 2)</sup> $T_{\rm J}$ = +25°C                            | P_9.2.20 |
| Time Generator                                             |                                                                                        | 4           | <b>I</b> | L    | -    |                                                                 |          |
| Duty Cycle                                                 | d                                                                                      | 45          | 50       | 55   | %    | -                                                               | P_9.2.14 |
| Double frequency factor                                    | $\frac{\mathrm{df}=T_{\mathrm{2FAIL}}}{T_{4}}$                                         | 0.40        | 0.45     | 0.50 | -    | -                                                               | P_9.2.18 |
| Initialisation Time                                        | t <sub>INIT</sub>                                                                      | -           | 30       | -    | ms   | $(-1)^{(2)} V_{\rm S} = 9V$                                     | P_9.2.13 |
| Impedance sensing Time<br>1) Not subject to production tes | t <sub>SCAN</sub>                                                                      | -<br>lesian | 25       | _    | ms   | _ <sup>1)2)</sup>                                               | P_9.2.16 |

1) Not subject to production test, specified by design

2) With a CEXT of 10  $\mu F$ 



P\_9.3.4

**Electrical Characteristics** 

<sup>2)</sup> See Figure 17

#### 9.3 **Electrical Characteristics for the Protection Functions**

#### Table 8 **Electrical Characteristics: Protection**

 $V_{\rm S}$  = 9 V to 16 V,  $T_{\rm J}$  = -40 °C to +150 °C (unless otherwise specified). Typical values are given at  $V_{\rm S}$  = 13.5 V,  $T_{\rm J}$  = 25 °C

| Parameter                                          | Symbol                 | Values |                   |                   | Unit | Note /                                            | Number  |
|----------------------------------------------------|------------------------|--------|-------------------|-------------------|------|---------------------------------------------------|---------|
|                                                    |                        | Min.   | Тур.              | Max.              |      | Test Condition                                    |         |
| Reverse Polarity                                   |                        |        |                   |                   |      | +                                                 |         |
| Drain source diode voltage during reverse polarity | $V_{\rm DS(REV)}$      | 200    | 600               | 700               | mV   | $R_{L} = 6 \Omega$ $T_{J} = 150 °C$ See Figure 16 | P_9.3.1 |
| Overload Condition                                 |                        |        |                   | <b>ŀ</b>          |      | -                                                 |         |
| Load current limitation                            | $I_{L(SC)}$            | 20     | 27                | 36                | А    | $^{1)}V_{\rm DS}$ = 5 V                           | P_9.3.2 |
| Dynamic temperature increase while switching       | $\Delta T_{\rm J(SW)}$ | -      | 80                | -                 | К    | <sup>2)</sup> See Figure 17                       | P_9.3.5 |
| Thermal shutdown temperature                       | $T_{\rm J(SC)}$        | 150    | 170 <sup>2)</sup> | 200 <sup>2)</sup> | °C   | See Figure 17                                     | P_9.3.3 |

30

\_

Κ

Thermal shutdown hysteresis  $\Delta T_{J(SC)}$ 1) Test at TJ = -40°C only

2) Not subject to production test, specified by design.



**Electrical Characteristics** 

#### 9.4 **Electrical Characteristics Diagnostic Function**

#### Table 9 **Electrical Characteristics: Diagnostics**

 $V_{\rm S}$  = 9 V to 16 V,  $T_{\rm J}$  = -40 °C to +150 °C (unless otherwise specified). Typical values are given at  $V_{\rm S}$  = 13.5 V,  $T_{\rm J}$  = 25 °C

| Parameter                                        | Symbol    | Values   |       |          | Unit | Note /                                             | Number  |
|--------------------------------------------------|-----------|----------|-------|----------|------|----------------------------------------------------|---------|
|                                                  |           | Min.     | Тур.  | /p. Max. |      | Test Condition                                     |         |
| Load Current Underload                           | Threshold | <u>!</u> | -#    |          | -+   |                                                    |         |
| Load current threshold<br>Low battery operation  | ldf_L9    | 0.782    | 0.924 | 1.067    | А    | V <sub>S</sub> at 9 V step<br>See <b>Figure 19</b> | P_9.4.1 |
| Load current threshold<br>High battery operation | ldf_L16   | 1.074    | 1.269 | 1.464    | A    | V <sub>S</sub> at 16 V step<br>See Figure 19       | P_9.4.2 |



#### **Package Outlines**

#### 10 **Package Outlines**





## **Green Product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant. For the soldering of this device the appropriate temperature profile as described in J-STD-020 is to be used.

| Table TO Package Classification |                                                   |
|---------------------------------|---------------------------------------------------|
| Value                           | Purpose                                           |
| MSL3                            | JEDEC humidity category acc. J-STD-020-D          |
| 260°C                           | JEDEC classification temperature acc. J-STD-020-D |

#### Table 10 Package Classification



**Revision History** 

# 11 Revision History

| Version | Date       | Changes                                                                        |
|---------|------------|--------------------------------------------------------------------------------|
| 1.1     | 2014-11-24 | Chapter 3 - Changed position of the Notes                                      |
|         |            | Chapter 5.3 - Removed the hint for exposed pad packages in footnote of table 5 |
|         |            | Chapter 6.3 - Minor text change and update of Figure 10                        |
|         |            | Chatper 6.4 - Minor text change and update of Figure 11                        |
|         |            | Chatper 6.5 - Typo in text and update of Figure 12 and 13 (typo and headline)  |
|         |            | Chapter 7.3.2 - Typo in text corrected                                         |
|         |            | Chapter 8.2 - Update of Figure 19                                              |
|         |            | Chapter 9.2 - P_9.2.2 and P_9.2.3 changed test condition from $V_{CAP}$ -      |
|         |            | $V_{\rm OUT}$ = 5.37 V to $V_{\rm CAP}$ = 5.37 V                               |
|         |            | Chapter 10 - Updated package drawing Figure 20                                 |
| 1.0     | 2014-02-27 | Creation of the Document                                                       |

Edition 2014-11-24

Published by Infineon Technologies AG 81726 Munich, Germany © 2014 Infineon Technologies AG

## Legal Disclaimer

All Rights Reserved.

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.