

## SLLIMM<sup>™</sup>-nano small low-loss intelligent molded module IPM, 3 A, 600 V, 3-phase IGBT inverter bridge

Datasheet - production data



### Features

- IPM 3 A, 600 V, 3-phase IGBT inverter bridge including control ICs for gate driving and freewheeling diodes
- Optimized for low electromagnetic interference
- V<sub>CE(sat)</sub> negative temperature coefficient
- 3.3 V, 5 V, 15 V CMOS/TTL inputs comparators with hysteresis and pull-down resistors
- Undervoltage lockout
- Internal bootstrap diode
- Interlocking function
- Optimized pinout for easy board layout
- 85 kΩ NTC for temperature control (UL1434 CA 2 and 4)

### Applications

- 3-phase inverters for motor drives
- Dish washers, refrigerator compressors, heating systems, air-conditioning fans, draining and recirculation pumps

### Description

This intelligent power module implements a compact, high performance AC motor drive in a simple, rugged design. It is composed of six IGBTs with freewheeling diodes and three half-bridge HVICs for gate driving, providing low electromagnetic interference (EMI) characteristics with optimized switching speed. The package is optimized for thermal performance and compactness in built-in motor applications, or other low power applications where assembly space is limited. This IPM includes an operational amplifier, completely uncommitted, and a comparator that can be used to design a fast and efficient protection circuit. SLLIMM™ is a trademark of STMicroelectronics.

### Table 1: Device summary

| Order code   | Marking    | Package  | Packing |
|--------------|------------|----------|---------|
| STGIPN3H60AT | GIPN3H60AT | NDIP-26L | Tube    |

This is information on a product in full production.

### Contents

| Con | tents      |                                         |    |
|-----|------------|-----------------------------------------|----|
| 1   | Internal s | schematic diagram and pin configuration | .3 |
| 2   | Electrica  | I ratings                               | .6 |
|     | 2.1        | Absolute maximum ratings                | .6 |
|     | 2.2        | Thermal data                            | .6 |
| 3   | Electrica  | I characteristics                       | .7 |
|     | 3.1        | Inverter part                           | .7 |
|     | 3.2        | Control part                            | .9 |
|     |            | 3.2.1 NTC thermistor                    |    |
| 4   | Applicati  | on circuit example1                     | 12 |
|     | 4.1        | Guidelines                              | 13 |
| 5   | Package    | information1                            | 14 |
|     | 5.1        | NDIP-26L type C package information     | 15 |
|     | 5.2        | NDIP-26L packing information            | 17 |
| 6   | Revision   | history1                                | 18 |



1

## Internal schematic diagram and pin configuration



Figure 1: Internal schematic diagram



### Internal schematic diagram and pin configuration

### STGIPN3H60AT

| iematic d                | ematic diagram and pin configuration |                                      |  |  |  |
|--------------------------|--------------------------------------|--------------------------------------|--|--|--|
| Table 2: Pin description |                                      |                                      |  |  |  |
| Pin                      | Symbol                               | Description                          |  |  |  |
| 1                        | GND                                  | Ground                               |  |  |  |
| 2                        | Т                                    | NTC thermistor terminal              |  |  |  |
| 3                        | Vcc W                                | Low voltage power supply W phase     |  |  |  |
| 4                        | HIN W                                | High side logic input for W phase    |  |  |  |
| 5                        | LIN W                                | Low side logic input for W phase     |  |  |  |
| 6                        | т                                    | NTC thermistor terminal              |  |  |  |
| 7                        | NC                                   | Not connected                        |  |  |  |
| 8                        | NC                                   | Not connected                        |  |  |  |
| 9                        | Vcc V                                | Low voltage power supply V phase     |  |  |  |
| 10                       | HIN V                                | High side logic input for V phase    |  |  |  |
| 11                       | LIN V                                | Low side logic input for V phase     |  |  |  |
| 12                       | NC                                   | Not connected                        |  |  |  |
| 13                       | Vcc U                                | Low voltage power supply for U phase |  |  |  |
| 14                       | HIN U                                | High side logic input for U phase    |  |  |  |
| 15                       | Т                                    | NTC thermistor terminal              |  |  |  |
| 16                       | LIN U                                | Low side logic input for U phase     |  |  |  |
| 17                       | VBOOT U                              | Bootstrap voltage for U phase        |  |  |  |
| 18                       | Р                                    | Positive DC input                    |  |  |  |
| 19                       | U                                    | U phase output                       |  |  |  |
| 20                       | Nu                                   | Negative DC input for U phase        |  |  |  |
| 21                       | V <sub>BOOT</sub> V                  | Bootstrap voltage for V phase        |  |  |  |
| 22                       | V                                    | V phase output                       |  |  |  |
| 23                       | Nv                                   | Negative DC input for V phase        |  |  |  |
| 24                       | VBOOT W                              | Bootstrap voltage for W phase        |  |  |  |
| 25                       | W                                    | W phase output                       |  |  |  |
| 26                       | Nw                                   | Negative DC input for W phase        |  |  |  |



Internal schematic diagram and pin configuration





## 2 Electrical ratings

### 2.1 Absolute maximum ratings

| Symbol Parameter Value           |                                                               |     |   |  |  |
|----------------------------------|---------------------------------------------------------------|-----|---|--|--|
| VCES                             | Each IGBT collector emitter voltage ( $V_{IN}^{(1)}=0$ )      | 600 | V |  |  |
| ± lc <sup>(2)</sup>              | Each IGBT continuous collector current at $T_C = 25^{\circ}C$ | 3   | А |  |  |
| ± I <sub>CP</sub> <sup>(3)</sup> | Each IGBT pulsed collector current                            | 18  | А |  |  |
| Ртот                             | Each IGBT total dissipation at $T_c = 25^{\circ}C$            | 8   | W |  |  |

### Notes:

 $^{(1)}\mbox{Applied}$  between HINi, LINi and GND for i = U, V, W.

<sup>(2)</sup>Calculated according to the iterative formula:

$$I_{C}(T_{C}) = \frac{T_{j(max)} - T_{C}}{R_{thj-c} \times V_{CE(sat)(max)}(T_{j(max)}, I_{C}(T_{C}))}$$

 $^{\rm (3)}{\rm Pulse}$  width limited by max junction temperature.

| Symbol                     | Parameter                                                                                            | Min.                   | Max.                    | Unit |  |  |  |  |
|----------------------------|------------------------------------------------------------------------------------------------------|------------------------|-------------------------|------|--|--|--|--|
| Vout                       | Output voltage applied between $\text{OUT}_{U},\text{OUT}_{V},\text{OUT}_{W}$ - GND                  | V <sub>boot</sub> - 18 | V <sub>boot</sub> + 0.3 | V    |  |  |  |  |
| Vcc                        | Low voltage power supply                                                                             | - 0.3                  | 18                      | V    |  |  |  |  |
| V <sub>boot</sub>          | Bootstrap voltage                                                                                    | - 0.3                  | 618                     | V    |  |  |  |  |
| V <sub>IN</sub>            | Logic input voltage applied between HIN <sub>i</sub> , LIN <sub>i</sub> and $G_{ND}$ for i = U, V, W | - 0.3                  | V <sub>CC</sub> + 0.3   | V    |  |  |  |  |
| $\Delta V_{\text{OUT/dT}}$ | Allowed output slew rate                                                                             |                        | 50                      | V/ns |  |  |  |  |

### Table 4: Control part

### Table 5: Total system

| Symbol | Parameter                                                                                                  | Value      | Unit |
|--------|------------------------------------------------------------------------------------------------------------|------------|------|
| Viso   | Isolation withstand voltage applied between each pin and heatsink plate (AC voltage, $t = 60 \text{ s.}$ ) | 1000       | V    |
| Tj     | Power chips operating junction temperature range                                                           | -40 to 150 | °C   |
| Tc     | Module operation case temperature range                                                                    | -40 to 125 | °C   |

### 2.2 Thermal data

### Table 6: Thermal data

| Symbol | Parameter                           | Value | Unit |
|--------|-------------------------------------|-------|------|
| RthJA  | Thermal resistance junction-ambient | 50    | °C/W |

| DocID026945 Rev 2 |
|-------------------|
|                   |



#### 3 **Electrical characteristics**

#### 3.1 **Inverter part**

 $T_{\rm J}$  = 25 °C unless otherwise specified.

| _                    | Table 7: Static                                                      |                                                                                                                       |      |      |      |      |
|----------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Symbol               | Parameter                                                            | Test conditions                                                                                                       | Min. | Тур. | Max. | Unit |
|                      | Collector-emitter                                                    | $V_{CC} = V_{boot} = 15$ V, $V_{IN}{}^{(1)} = 0$ to 5 V, $I_C = 1$ A                                                  | -    | 2.15 | 2.6  |      |
| V <sub>CE(sat)</sub> | saturation voltage                                                   | $V_{CC} = V_{boot} = 15 \text{ V}, V_{IN}^{(1)} = 0 \text{ to } 5 \text{ V}, I_C = 1 \text{ A}, T_J = 125 \text{ °C}$ | -    | 1.65 |      | V    |
| ICES                 | Collector-cut off current $(V_{IN}^{(1)} = 0 \text{ "logic state"})$ | V <sub>CE</sub> = 550 V, V <sub>CC</sub> = V <sub>Boot</sub> = 15 V                                                   | -    |      | 250  | μA   |
| VF                   | Diode forward voltage                                                | $V_{IN}^{(1)} = 0$ "logic state", I <sub>C</sub> = 1 A                                                                | -    |      | 1.7  | V    |

### Notes:

 $^{(1)}\mbox{Applied}$  between  $HIN_i,\,LIN_i$  and  $G_{ND}$  for i = U, V, W (LIN inputs are active-low).

| Symbol                             | Parameter                 | Test conditions                             | Min. | Тур. | Max. | Unit |  |  |
|------------------------------------|---------------------------|---------------------------------------------|------|------|------|------|--|--|
| ton <sup>(1)</sup>                 | Turn-on time              |                                             | -    | 275  | -    |      |  |  |
| t <sub>c(on)</sub> <sup>(1)</sup>  | Crossover time (on)       | V <sub>DD</sub> = 300 V,                    | -    | 90   | -    |      |  |  |
| t <sub>off</sub> <sup>(1)</sup>    | Turn-off time             | $V_{CC} = V_{boot} = 15 V,$                 | -    | 890  | -    | ns   |  |  |
| t <sub>c(off)</sub> <sup>(1)</sup> | Crossover time (off)      | $V_{IN}^{(2)} = 0$ to 5 V,                  | -    | 125  | -    |      |  |  |
| trr                                | Reverse recovery time     | Ic = 1 A                                    | -    | 50   | -    |      |  |  |
| Eon                                | Turn-on switching energy  | (see Figure 4: "Switching time definition") | -    | 18   | -    |      |  |  |
| Eoff                               | Turn-off switching energy |                                             | -    | 13   | -    | μJ   |  |  |

#### Table 8: Inductive load switching time and energy

### Notes:

<sup>(1)</sup>ton and toFF include the propagation delay time of the internal drive. tc(ON) and tc(OFF) are the switching time of IGBT itself under the internally given gate driving condition.

<sup>(2)</sup>Applied between HIN<sub>i</sub>, LIN<sub>i</sub> and G<sub>ND</sub> for i = U, V, W (LIN inputs are active-low).



### **Electrical characteristics**

### STGIPN3H60AT



Figure 4: Switching time definition





### 3.2 Control part

| Symbol          | Parameter                             | Test conditions | Min. | Тур. | Max. | Unit |
|-----------------|---------------------------------------|-----------------|------|------|------|------|
| Vcc_thON        | Undervoltage turn-on threshold        |                 | 9.1  | 9.6  | 10.1 | V    |
| $V_{CC\_thOFF}$ | Undervoltage turn-off threshold       |                 | 7.9  | 8.3  | 8.8  | V    |
| Vcc_hys         | Undervoltage hystereses               |                 | 0.9  |      |      | V    |
| Iqccu           | Undervoltage quiescent supply current | Vcc < 7.9 V     |      | 250  | 330  | μA   |
| Iqcc            | Quiescent current                     | Vcc = 15 V      |      | 350  | 450  | μA   |

#### Table 9: Low voltage power supply (V<sub>CC</sub> = 15 V unless otherwise specified)

### Table 10: Bootstrapped voltage (Vcc = 15 V unless otherwise specified)

| Symbol              | Parameter                       | Test conditions          | Min. | Тур. | Max. | Unit |
|---------------------|---------------------------------|--------------------------|------|------|------|------|
| $V_{boot\_thON}$    | Undervoltage turn-on threshold  |                          | 8.5  | 9.5  | 10.5 | V    |
| $V_{boot\_thOFF}$   | Undervoltage turn-off threshold |                          | 7.2  | 8.3  | 9.2  | V    |
| Vboothys            | Undervoltage hystereses         |                          | 0.9  |      |      | V    |
| Iqboot              | Quiescent current               |                          |      |      | 250  | μA   |
| R <sub>DS(on)</sub> | Bootstrap driver on-resistance  | V <sub>CC</sub> > 12.5 V |      | 125  |      | Ω    |

### Table 11: Logic inputs (Vcc = 15 V unless otherwise specified)

| Symbol          | Parameter Test conditions                     |                       | Min. | Тур. | Max. | Unit |
|-----------------|-----------------------------------------------|-----------------------|------|------|------|------|
| Vil             | Low level logic input voltage                 |                       |      |      | 1.1  | V    |
| V <sub>ih</sub> | High level logic input voltage                |                       | 1.8  |      |      | V    |
| lii             | Low level logic input current <sup>(1)</sup>  | $V_{IN} = 0 V^{(1)}$  | -1   |      |      | μA   |
| lih             | High level logic input current <sup>(1)</sup> | $V_{IN} = 15 V^{(1)}$ |      | 20   | 70   | μA   |
| Dt              | Dead time <sup>(2)</sup>                      |                       |      | 320  |      | ns   |

### Notes:

<sup>(1)</sup>Applied between HIN<sub>i</sub>, LIN<sub>i</sub> and G<sub>ND</sub> for i = U, V, W
<sup>(2)</sup>See *Figure 5: "Dead time and interlocking definition"*



### **Electrical characteristics**

### STGIPN3H60AT





### 3.2.1 NTC thermistor

Table 12: NTC thermistor

| Symbol | Parameter             | Test conditions     | Min. | Тур. | Max. | Unit |
|--------|-----------------------|---------------------|------|------|------|------|
| R25    | Resistance            | T = 25 °C           |      | 85   |      | kΩ   |
| R100   | Resistance            | T = 100 °C          |      | 5388 |      | Ω    |
| В      | B-constant            | T = 25 °C to 100 °C |      | 4092 |      | К    |
| Т      | Operating temperature |                     | -25  |      | 125  | °C   |

$$R(T) = R_{25} \times e^{B\left(\frac{1}{T} - \frac{1}{298}\right)}$$

Where T are temperatures in Kelvins



DocID026945 Rev 2



### Electrical characteristics





## 4 Application circuit example



Application designers are free to use a different scheme according with the specifications of the device.

DocID026945 Rev 2



### 4.1 Guidelines

- Input signals HIN, LIN are active-high logic. A 500 kΩ (typ.) pull-down resistor is builtin for each input. To prevent input signal oscillation, the wiring of each input should be as short as possible and the use of RC filters (R1, C1) on each input signal is suggested. The filters should be done with a time constant of about 100ns and must be placed as close as possible to the IPM input pins.
- The bypass capacitor Cvcc (aluminum or tantalum) is recommended to reduce the transient circuit demand on the power supply. In addition, a decoupling capacitor C2 (from 100 to 220 nF, ceramic with low ESR) is suggested, to reduce high frequency switching noise distributed on the power supply lines. It must be placed as close as possible to each Vcc pin and in parallel to the bypass capacitor.
- The use of RC filter (RSF, CSF) for current monitoring is recommended to improve noise immunity. The filter must be placed as close as possible to the microcontroller or to the Op-amp.
- The decoupling capacitor C3 (from 100 to 220 nF, ceramic with low ESR), in parallel to each C<sub>boot</sub>, is recommended in order to filter high frequency disturbances.
- The Zener diodes DZ1 between the Vcc pins and GND and in parallel to each Cboot is suggested in order to prevent overvoltage.
- The decoupling capacitor C4 (from 100 to 220 nF, ceramic with low ESR) in parallel to the electrolytic capacitor Cvdc is recommended, in order to prevent surge destruction. Both capacitors C4 and Cvdc should be placed as close as possible to the IPM (C4 has priority over Cvdc).
- By integrating an application-specific type HVIC inside the module, direct coupling to the MCU terminals without an opto-coupler is possible.
- Low inductance shunt resistors should be used for phase leg current sensing.
- In order to avoid malfunctions, the wiring between N pins, the shunt resistor and PWR\_GND should be as short as possible.
- It is recommended to connect SGN\_GND to PWR\_GND at only one point (near the terminal of shunt resistor), in order to avoid any malfunction due to power ground fluctuation.

These guidelines are useful for application design to ensure the specifications of the device. For further details, please refer to the relevant application note AN4043.

| Symbol            | Parameter                             | Test conditions                                                    | Min. | Тур. | Max. | Unit |
|-------------------|---------------------------------------|--------------------------------------------------------------------|------|------|------|------|
| Vpn               | Supply voltage                        | Applied between P-Nu, Nv, Nw                                       |      | 300  | 500  | V    |
| Vcc               | Control supply voltage                | Applied between Vcc-GND                                            | 12   | 15   | 17   | V    |
| V <sub>BS</sub>   | High side bias voltage                | Applied between $V_{BOOTi}$ -OUTi for i = U, V, W                  | 11.5 |      | 17   | V    |
| t <sub>dead</sub> | Blanking time to prevent<br>Arm-short | For each input signal                                              | 1.5  |      |      | μs   |
| f <sub>PWM</sub>  | PWM input signal                      | -40°C < T <sub>c</sub> < 100 °C<br>-40°C < T <sub>j</sub> < 125 °C |      |      | 25   | kHz  |
| Тс                | Case operation temperature            |                                                                    |      |      | 100  | °C   |

#### Table 13: Recommended operating conditions



## 5 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.



## 5.1 NDIP-26L type C package information







### Package information

### STGIPN3H60AT

| Table 14: NDIP-26L type C mechanical data |       |       |       |  |
|-------------------------------------------|-------|-------|-------|--|
|                                           |       | mm    |       |  |
| Dim.                                      | Min.  | Тур.  | Max.  |  |
| A                                         |       |       | 4.40  |  |
| A1                                        | 0.80  | 1.00  | 1.20  |  |
| A2                                        | 3.00  | 3.10  | 3.20  |  |
| A3                                        | 1.70  | 1.80  | 1.90  |  |
| A4                                        | 5.70  | 5.90  | 6.10  |  |
| b                                         | 0.53  |       | 0.72  |  |
| b1                                        | 0.52  | 0.60  | 0.68  |  |
| b2                                        | 0.83  |       | 1.02  |  |
| b3                                        | 0.82  | 0.90  | 0.98  |  |
| с                                         | 0.46  |       | 0.59  |  |
| c1                                        | 0.45  | 0.50  | 0.55  |  |
| D                                         | 29.05 | 29.15 | 29.25 |  |
| D1                                        | 0.50  | 0.77  | 1.00  |  |
| D2                                        | 0.35  | 0.53  | 0.70  |  |
| D3                                        |       |       | 29.55 |  |
| E                                         | 12.35 | 12.45 | 12.55 |  |
| е                                         | 1.70  | 1.80  | 1.90  |  |
| e1                                        | 2.40  | 2.50  | 2.60  |  |
| eB1                                       | 16.10 | 16.40 | 16.70 |  |
| eB2                                       | 21.18 | 21.48 | 21.78 |  |
| L                                         | 1.24  | 1.39  | 1.54  |  |

16/19



# 5.2 NDIP-26L packing information



Figure 10: NDIP-26L tube dimensions (dimensions are in mm)

| Table 15: Shipping details |         |  |  |
|----------------------------|---------|--|--|
| Parameter                  | Value   |  |  |
| Base quantity              | 17 pcs  |  |  |
| Bulk quantity              | 476 pcs |  |  |



## 6 Revision history

| Date        | Revision | Changes                                                                                                                             |
|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------|
| 30-Sep-2014 | 1        | Initial release.                                                                                                                    |
| 13-Sep-2016 | 2        | Updated Section 5.1: "NDIP-26L type C package information" and<br>Section 5.2: "NDIP-26L packing information"<br>Minor text changes |



### IMPORTANT NOTICE – PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2016 STMicroelectronics - All rights reserved

