## STFU15NM65N # N-channel 650 V, 0.35 Ω typ., 12 A MDmesh™ II Power MOSFET in a TO-220FP ultra narrow leads package Datasheet - production data Figure 1: Internal schematic diagram #### **Features** | Order code | V <sub>DS</sub> | R <sub>DS(on)</sub> max | l <sub>D</sub> | |-------------|-----------------|-------------------------|----------------| | STFU15NM65N | 650 V | 0.38 Ω | 12 A | - 100% avalanche tested - Low input capacitance and gate charge - Low gate input resistance ### **Applications** Switching applications ### **Description** This device is an N-channel Power MOSFET developed using the second generation of MDmesh™ technology. This revolutionary Power MOSFET associates a vertical structure to the company's strip layout to yield one of the world's lowest on-resistance and gate charge. It is therefore suitable for the most demanding high efficiency converters. **Table 1: Device summary** | Order code | Marking | Package | Packaging | |-------------|---------|-----------------------------|-----------| | STFU15NM65N | 15NM65N | TO-220FP ultra narrow leads | Tube | Contents STFU15NM65N # Contents | 1 | Electric | al ratings | 3 | |---|----------|-------------------------------------------------|----| | 2 | Electric | al characteristics | 4 | | | 2.1 | Electrical characteristics (curves) | 6 | | 3 | Test cir | cuit | 8 | | 4 | Packag | e information | 9 | | | 4.1 | TO-220FP ultra narrow leads package information | 9 | | 5 | Revisio | n history | 11 | STFU15NM65N Electrical ratings # 1 Electrical ratings Table 2: Absolute maximum ratings | Symbol | Parameter | Value | Unit | |--------------------------------|--------------------------------------------------------------------------------------------------------|-------------------|------| | V <sub>DS</sub> | Drain source voltage | 650 | V | | $V_{GS}$ | Gate source voltage | ± 25 | V | | | Drain current (continuous) at T <sub>C</sub> = 25 °C | 12 <sup>(1)</sup> | Δ | | l <sub>D</sub> | Drain current (continuous) at T <sub>C</sub> = 100 °C | 7.56 | Α | | I <sub>DM</sub> <sup>(2)</sup> | Drain current (pulsed) | 48 | Α | | Ртот | Total dissipation at T <sub>C</sub> = 25 °C | 30 | W | | Viso | Insulation withstand voltage (RMS) from all three leads to external heat sink (t = 1 s; $T_C$ = 25 °C) | 2500 | V | | dv/dt (3) | Peak diode recovery voltage slope | 15 | V/ns | | T <sub>stg</sub> | Storage temperature | - 55 to 150 | °C | | Tj | Operating junction temperature | - 55 (0 150 | J | #### Notes: Table 3: Thermal data | Symbol | Parameter Value | | Unit | |-----------------------|----------------------------------------------|------|-------| | R <sub>thj-case</sub> | Thermal resistance junction-case max | 4.17 | °C/W | | R <sub>thj-amb</sub> | Thermal resistance junction-ambient max 62.5 | | *C/VV | **Table 4: Avalanche characteristics** | Symbol | Parameter | Value | Unit | |-----------------|----------------------------------------------------------------------------------------------------------|-------|------| | I <sub>AR</sub> | Avalanche current, repetitive or not repetitive (pulse width limited by T <sub>jmax</sub> ) | 3 | Α | | Eas | Single pulse avalanche energy (starting $T_j = 25^{\circ}C$ , $I_D = I_{AR}$ ; $V_{DD} = 50 \text{ V}$ ) | 187 | mJ | <sup>&</sup>lt;sup>(1)</sup>Limited by maximum junction temperature. <sup>&</sup>lt;sup>(2)</sup>Pulse width limited by safe operating area. $<sup>^{(3)}</sup>I_{SD} \leq 12~A,~di/dt \leq 400~A/\mu s;~V_{DSpeak} \leq V_{(BR)DSS},~V_{DD} = 80\%~V_{(BR)DSS}.$ Electrical characteristics STFU15NM65N ## 2 Electrical characteristics (T<sub>C</sub> = 25 °C unless otherwise specified) Table 5: On /off states | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |----------------------|-------------------------------------------------|--------------------------------------------------|------|------|------|------| | V <sub>(BR)DSS</sub> | Drain-source breakdown voltage | I <sub>D</sub> = 1 mA, V <sub>GS</sub> = 0 V | 650 | | | V | | l | Zero gate voltage | V <sub>DS</sub> = 650 V | | | 1 | μΑ | | IDSS | drain current (V <sub>GS</sub> = 0) | V <sub>DS</sub> = 650 V, T <sub>C</sub> = 125 °C | | | 100 | μΑ | | I <sub>GSS</sub> | Gate-body leakage current (V <sub>DS</sub> = 0) | V <sub>GS</sub> = ± 25 V | | | ±100 | μΑ | | V <sub>GS(th)</sub> | Gate threshold voltage | $V_{DS} = V_{GS}$ , $I_D = 250 \mu A$ | 2 | 3 | 4 | V | | R <sub>DS(on)</sub> | Static drain-source on-resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 6 A | | 0.35 | 0.38 | Ω | Table 6: Dynamic | Symbol | Parameter Test conditions | | Min. | Тур. | Max. | Unit | |----------------|----------------------------------------------------------------------------------------|---------------------------------------------|------|------|------|------| | Ciss | Input capacitance | | - | 983 | ı | | | Coss | Output capacitance | $V_{DS} = 50 \text{ V}, f = 1 \text{ MHz},$ | - | 57 | 1 | pF | | Crss | Reverse transfer capacitance | fer V <sub>GS</sub> = 0 V | | 4.5 | ı | | | Coss eq. (1) | Equivalent output $V_{DS} = 0$ to 520 V, $V_{GS} = 0$ V | | - | 146 | 1 | pF | | R <sub>G</sub> | Intrinsic gate resistance f = 1 MHz open drain | | - | 4.9 | ı | Ω | | $Q_g$ | Total gate charge | | - | 33.3 | ı | | | Qgs | Gate-source charge $V_{DD} = 520 \text{ V}, I_D = 12 \text{ A}, V_{GS} = 10 \text{ V}$ | | - | 5.7 | - | nC | | $Q_{gd}$ | Gate-drain charge | | - | 17 | - | | #### Notes: **Table 7: Switching times** | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |---------------------|---------------------|----------------------------------------------|------|------|------|------| | t <sub>d(on)</sub> | Turn-on delay time | | ı | 55.5 | ı | | | tr | Rise time | $V_{DD} = 325 \text{ V}, I_D = 6 \text{ A},$ | ı | 8.5 | 1 | ns | | t <sub>d(off)</sub> | Turn-off delay time | $R_G = 4.7 \Omega, V_{GS} = 10 V$ | | 14 | - | | | t <sub>f</sub> | Fall time | | ı | 11.4 | 1 | | $<sup>^{(1)}</sup>C_{oss\ eq.}$ is defined as a constant equivalent capacitance giving the same charging time as $C_{oss}$ when $V_{DS}$ increases from 0 to 80% $V_{DSS}$ . Table 8: Source drain diode | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |---------------------------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------|------|------|------|------| | I <sub>SD</sub> | Source-drain current | | ı | | 12 | Α | | I <sub>SDM</sub> <sup>(1)</sup> | Source-drain current (pulsed) | | ı | | 48 | Α | | V <sub>SD</sub> <sup>(2)</sup> | Forward on voltage | I <sub>SD</sub> = 12 A, V <sub>GS</sub> = 0 V | ı | | 1.6 | V | | t <sub>rr</sub> | Reverse recovery time | | ı | 428 | | ns | | Qrr | Reverse recovery charge | $I_{SD} = 12 \text{ A}, \text{ di/dt} = 100 \text{ A/}\mu\text{s},$<br>$V_{DD} = 60 \text{ V}$ | ı | 4.7 | | μC | | I <sub>RRM</sub> | Reverse recovery current | V | ı | 21.5 | | Α | | t <sub>rr</sub> | Reverse recovery time | | - | 570 | | ns | | Qrr | Reverse recovery charge | $I_{SD} = 12 \text{ A}, \text{ di/dt} = 100 \text{ A/µs},$<br>$V_{DD} = 60 \text{ V}, T_i = 150 ^{\circ}\text{C}$ | - | 6.2 | | μC | | I <sub>RRM</sub> | Reverse recovery current | 1 LD = 33 1, 1, = 100 C | - | 22 | | Α | #### Notes: $<sup>\</sup>ensuremath{^{(1)}}\mbox{Pulse}$ width limited by safe operating area. $<sup>^{(2)}\</sup>text{Pulsed:}$ pulse duration = 300 $\mu\text{s,}$ duty cycle 1.5%. # 2.1 Electrical characteristics (curves) Figure 3: Thermal impedance accoss $\delta = 0.5$ 0.05$ =$ STFU15NM65N Electrical characteristics Figure 9: Normalized gate threshold voltage vs temperature VGS(th) (norm) 1.10 0.90 0.80 0.70 -50 -25 0 25 50 75 100 TJ(°C) Figure 10: Normalized on-resistance vs temperature GIPD180320151414MT1 RDS(on) 2.1 ID=6A 1.9 Vgs=10V 1.7 1.5 1.3 1.1 0.9 0.7 0.5 -50 -25 25 50 75 100 TJ(°C) 0 Test circuit STFU15NM65N ### 3 Test circuit Figure 13: Test circuit for resistive load switching times Figure 13: Test circuit for resistive load switching times Figure 13: Test circuit for resistive load switching times Figure 15: Test circuit for inductive load switching and diode recovery times STFU15NM65N Package information # 4 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: **www.st.com**. ECOPACK® is an ST trademark. ### 4.1 TO-220FP ultra narrow leads package information Figure 19: TO-220FP ultra narrow leads package outline Table 9: TO-220FP ultra narrow leads mechanical data | Dim | | mm | | |------|-------|------|-------| | Dim. | Min. | Тур. | Max. | | А | 4.40 | | 4.60 | | В | 2.50 | | 2.70 | | D | 2.50 | | 2.75 | | Е | 0.45 | | 0.60 | | F | 0.65 | | 0.75 | | F1 | - | | 0.90 | | G | 4.95 | | 5.20 | | G1 | 2.40 | 2.54 | 2.70 | | Н | 10.00 | | 10.40 | | L2 | 15.10 | | 15.90 | | L3 | 28.50 | | 30.50 | | L4 | 10.20 | | 11.00 | | L5 | 2.50 | | 3.10 | | L6 | 15.60 | | 16.40 | | L7 | 9.00 | | 9.30 | | L8 | 3.20 | | 3.60 | | L9 | - | | 1.30 | | Dia. | 3.00 | | 3.20 | STFU15NM65N Revision history # 5 Revision history Table 10: Document revision history | Date | Revision | Changes | |-------------|----------|----------------------------------------------------------------| | 16-Mar-2015 | 1 | Initial release | | 09-Sep-2015 | 2 | Datasheet status promoted from preliminary to production data. | #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2015 STMicroelectronics - All rights reserved