

## LF444QML Quad Low Power JFET Input Operational Amplifier

Check for Samples: LF444QML

## FEATURES

- 1/4 Supply Current of a LM148: 250 μA/Amplifier (Max)
- Low Input Bias Current: 100 pA (max)
- High Gain Bandwidth: 1 MHz
- High Slew Rate: 1 V/µs
- Low Noise Voltage for Low Power 35 nV/<del>/Hz</del>
- Low Input Noise Current 0.01 pA/√Hz
- High Input Impedance: 10<sup>12</sup>Ω
- High Gain,  $V_0 = \pm 10V$ ,  $R_1 = 10k\Omega$ : 25K (Min)

## DESCRIPTION

The LF444 quad low power operational amplifier provides many of the same AC characteristics as the industry standard LM148 while greatly improving the DC characteristics of the LM148. The amplifier has the same bandwidth, slew rate, and gain (10 k $\Omega$  load) as the LM148 and only draws one fourth the supply current of the LM148. In addition the well matched high voltage JFET input devices of the LF444 reduce the input bias and offset currents by a factor of 10,000 over the LM148. The LF444 also has a very low equivalent input noise voltage for a low power amplifier.

The LF444 is pin compatible with the LM148 allowing an immediate 4 times reduction in power drain in many applications. The LF444 should be used wherever low power dissipation and good electrical characteristics are the major considerations.

## **Connection Diagram**



Figure 1. CDIP - Top View See Package Number NAK0014D

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. BI-FET is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

SNOSAO9-DECEMBER 2010



www.ti.com

### **Simplified Schematic**



Figure 2. 1/4 Quad

## **Detailed Schematic**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### SNOSAO9-DECEMBER 2010

## **ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>**

| Supply Voltage                               | ±18V                           |  |  |  |  |
|----------------------------------------------|--------------------------------|--|--|--|--|
| Differential Input Voltage                   | ±30V                           |  |  |  |  |
| Input Voltage Range <sup>(2)</sup>           | ±15V                           |  |  |  |  |
| Output Short Circuit Duration <sup>(3)</sup> | Continuous                     |  |  |  |  |
| Power Dissipation <sup>(4)(5)</sup>          | 900 mW                         |  |  |  |  |
| T <sub>Jmax</sub>                            | 150°C                          |  |  |  |  |
| θ <sub>JA</sub> (Typical)                    | 100°C/W                        |  |  |  |  |
| Operating Temperature Range                  | -55°C ≤ T <sub>A</sub> ≤ 125°C |  |  |  |  |
| Storage Temperature Range                    | −65°C ≤ T <sub>A</sub> ≤ 150°C |  |  |  |  |
| ESD Tolerance <sup>(6)</sup>                 | Rating to be determined        |  |  |  |  |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.

(2) Unless otherwise specified the absolute maximum negative input voltage is equal to the negative power supply voltage.

(3) Any of the amplifier outputs can be shorted to ground indefinitely, however, more than one should not be simultaneously shorted as the maximum junction temperature will be exceeded.

(4) The maximum power dissipation must be derated at elevated temperatures and is dictated by T<sub>Jmax</sub> (maximum junction temperature), θ<sub>JA</sub> (package junction to ambient thermal resistance), and T<sub>A</sub> (ambient temperature). The maximum allowable power dissipation at any temperature is P<sub>Dmax</sub> = (T<sub>Jmax</sub> - T<sub>A</sub>)/θ<sub>JA</sub> or the number given in the Absolute Maximum Ratings, whichever is lower.

(6) Human body model,  $1.5 \text{ k}\Omega$  in series with 100 pF.

#### Table 1. QUALITY CONFORMANCE INSPECTION

| Mil-Std-883, Method 5005 - Group A |                     |                     |  |  |  |
|------------------------------------|---------------------|---------------------|--|--|--|
| Subgroup                           | Description         | Temp (°C)       +25 |  |  |  |
| 1                                  | Static tests at     |                     |  |  |  |
| 2                                  | Static tests at     | +125                |  |  |  |
| 3                                  | Static tests at     | -55                 |  |  |  |
| 4                                  | Dynamic tests at    | +25                 |  |  |  |
| 5                                  | Dynamic tests at    | +125                |  |  |  |
| 6                                  | Dynamic tests at    | -55                 |  |  |  |
| 7                                  | Functional tests at | +25                 |  |  |  |
| 8A                                 | Functional tests at | +125                |  |  |  |
| 8B                                 | Functional tests at | -55                 |  |  |  |
| 9                                  | Switching tests at  | +25                 |  |  |  |
| 10                                 | Switching tests at  | +125                |  |  |  |
| 11                                 | Switching tests at  | -55                 |  |  |  |
| 12                                 | Settling time at    | +25                 |  |  |  |
| 13                                 | Settling time at    | +125                |  |  |  |
| 14                                 | Settling time at    | -55                 |  |  |  |

<sup>(5)</sup> Max. Power Dissipation is defined by the package characteristics. Operating the part near the Max. Power Dissipation may cause the part to operate outside specified limits.

SNOSAO9-DECEMBER 2010

ÈXAS NSTRUMENTS

www.ti.com

## LF444 ELECTRICAL CHARACTERISTICS DC PARAMETERS

The following conditions apply, unless otherwise specified.  $V_S = \pm 15V$ ,  $V_{CM} = 0V$ ,  $R_S = 0\Omega$ ,  $R_L = 0\Omega$ 

| Symbol           | Parameter                          | Conditions Notes                                |                    | Min   | Мах  | Unit | Sub-<br>groups |  |
|------------------|------------------------------------|-------------------------------------------------|--------------------|-------|------|------|----------------|--|
| V <sub>IO</sub>  |                                    | D 40K0                                          |                    | -10   | 10   | mV   | 1              |  |
|                  | Input Offset Voltage               | R <sub>S</sub> = 10KΩ                           |                    | -14   | 14   | mV   | 2, 3           |  |
| I <sub>IO</sub>  | In nut Offent Comment              | D 40K0                                          |                    | -0.05 | 0.05 | nA   | 1              |  |
|                  | Input Offset Current               | $R_L = 10K\Omega$                               |                    | -10   | 10   | nA   | 2              |  |
| +l <sub>IB</sub> | Innut Ding Ourrent                 | D 40K0                                          |                    | -0.10 | 0.10 | nA   | 1              |  |
|                  | Input Bias Current                 | $R_L = 10K\Omega$                               |                    | -20   | 20   | nA   | 2              |  |
| -I <sub>IB</sub> | Innut Ding Ourrent                 |                                                 |                    | -0.10 | 0.10 | nA   | 1              |  |
|                  | Input Bias Current                 | $R_L = 10K\Omega$                               |                    | -20   | 20   | nA   | 2              |  |
| +A <sub>VS</sub> |                                    | $V_0 = 0$ to +10V,                              | 0 (1)              | 25    |      | V/mV | 1              |  |
|                  | Large Signal Voltage Gain          | $R_L = 10K\Omega, R_S = 10K\Omega$              | See <sup>(1)</sup> | 15    |      | V/mV | 2, 3           |  |
| -A <sub>VS</sub> |                                    | $V_0 = 0$ to -10V,                              | <b>O</b> = = (1)   | 25    |      | V/mV | 1              |  |
|                  | Large Signal Voltage Gain          | $R_L = 10K\Omega, R_S = 10K\Omega$              | See <sup>(1)</sup> | 15    |      | V/mV | 2, 3           |  |
| +V <sub>O</sub>  | Output Voltage Swing               | $R_{L} = 10K\Omega, V_{I} = +1V$                |                    | 12    |      | V    | 1, 2, 3        |  |
| -V <sub>O</sub>  | Output Voltage Swing               | $R_L = 10K\Omega, V_I = -1V$                    |                    |       | -12  | V    | 1, 2, 3        |  |
| V <sub>CM</sub>  | Input Common Mode Voltage<br>Range |                                                 | See <sup>(2)</sup> | 9     | -9   | V    | 1, 2, 3        |  |
| CMRR             | Common Mode Rejection Ratio        | $R_{S} = 10K\Omega, V_{CM} = \pm 9V$            |                    | 70    |      | dB   | 1, 2, 3        |  |
| PSRR+            | Power Supply Rejection Ratio       | $V_{\rm S} = \pm 15 V$ to $V_{\rm S} = \pm 6 V$ |                    | 70    |      | dB   | 1, 2, 3        |  |
| PSRR-            | Power Supply Rejection Ratio       | $V_{\rm S} = \pm 15 V$ to $V_{\rm S} = \pm 6 V$ |                    | 70    |      | dB   | 1, 2, 3        |  |
| I <sub>S</sub>   | Supply Current                     |                                                 |                    |       | 1.0  | mA   | 1, 2, 3        |  |
| +I <sub>OS</sub> | Outrast Chart Circuit Outrast      |                                                 |                    | -3.0  | -20  | mA   | 1              |  |
|                  | Output Short Circuit Current       | V <sub>I</sub> = 1V                             |                    | -3.0  | -40  | mA   | 2, 3           |  |
| -I <sub>OS</sub> | Outrast Chart Circuit Outrast      |                                                 |                    | 3.0   | 20   | mA   | 1              |  |
|                  | Output Short Circuit Current       | V <sub>1</sub> = -1V                            |                    | 3.0   | 40   | mA   | 2, 3           |  |

Datalog in K = V/mV.
Parameter tested go-no-go only. Specified by the CMRR test.



## LF444QML





**TYPICAL PERFORMANCE CHARACTERISTICS** 













**OUTPUT SOURCE CURRENT (mA)** 



## LF444QML

SNOSAO9-DECEMBER 2010

TEXAS INSTRUMENTS

www.ti.com







TEXAS INSTRUMENTS

SNOSAO9-DECEMBER 2010

www.ti.com



SETTLING TIME (μs) Figure 24.



SNOSAO9-DECEMBER 2010

## PULSE RESPONSE

 $R_L = 10 \text{ k}\Omega, C_L = 10 \text{ pF}$ 



SNOSAO9-DECEMBER 2010



www.ti.com

### **APPLICATION HINTS**

This device is a quad low power op amp with JFET input devices (BI-FET<sup>M</sup>). These JFETs have large reverse breakdown voltages from gate to source and drain eliminating the need for clamps across the inputs. Therefore, large differential input voltages can easily be accommodated without a large increase in input current. The maximum differential input voltage is independent of the supply voltages. However, neither of the input voltages should be allowed to exceed the negative supply as this will cause large currents to flow which can result in a destroyed unit.

Exceeding the negative common-mode limit on either input will force the output to a high state, potentially causing a reversal of phase to the output. Exceeding the negative common-mode limit on both inputs will force the amplifier output to a high state. In neither case does a latch occur since raising the input back within the common-mode range again puts the input stage and thus the amplifier in a normal operating mode.

Exceeding the positive common-mode limit on a single input will not change the phase of the output; however, if both inputs exceed the limit, the output of the amplifier will be forced to a high state.

The amplifiers will operate with a common-mode input voltage equal to the positive supply; however, the gain bandwidth and slew rate may be decreased in this condition. When the negative common-mode voltage swings to within 3V of the negative supply, an increase in input offset voltage may occur.

Each amplifier is individually biased to allow normal circuit operation with power supplies of  $\pm 3.0$ V. Supply voltages less than these may degrade the common-mode rejection and restrict the output voltage swing.

The amplifiers will drive a 10 k $\Omega$  load resistance to ±10V over the full temperature range. If the amplifier is forced to drive heavier load currents, however, an increase in input offset voltage may occur on the negative voltage swing and finally reach an active current limit on both positive and negative swings.

Precautions should be taken to ensure that the power supply for the integrated circuit never becomes reversed in polarity or that the unit is not inadvertently installed backwards in a socket as an unlimited current surge through the resulting forward diode within the IC could cause fusing of the internal conductors and result in a destroyed unit.

As with most amplifiers, care should be taken with lead dress, component placement and supply decoupling in order to ensure stability. For example, resistors from the output to an input should be placed with the body close to the input to minimize "pick-up" and maximize the frequency of the feedback pole by minimizing the capacitance from the input to ground.

A feedback pole is created when the feedback around any amplifier is resistive. The parallel resistance and capacitance from the input of the device (usually the inverting input) to AC ground set the frequency of the pole. In many instances the frequency of this pole is much greater than the expected 3 dB frequency of the closed loop gain and consequently there is negligible effect on stability margin. However, if the feedback pole is less than approximately 6 times the expected 3 dB frequency a lead capacitor should be placed from the output to the input of the op amp. The value of the added capacitor should be such that the RC time constant of this capacitor and the resistance it parallels is greater than or equal to the original feedback pole time constant.



SNOSAO9-DECEMBER 2010

### **Typical Application**



For R2 = 100k, R4 =  $75k \pm 1\%$ 

For R2 = 200k, R4 =  $56k \pm 1\%$ 

\*\*Polystyrene

\*Film resistor type RN60C

To calibrate, insert probe in pH =7 solution. Set the "TEMPERATURE ADJUST" pot, R2, to correspond to the solution temperature: full clockwise for 0°C, and proportionately for intermediate temperatures, using a turns-counting dial. Then set "CALIBRATE" pot so output reads 7V. Typical probe = Ingold Electrodes #465-35

### Figure 29. pH Probe Amplifier/Temperature Compensator



#### SNOSAO9-DECEMBER 2010

## **REVISION HISTORY**

| Date Released | Revision | Section                         | Changes                                                                                          |
|---------------|----------|---------------------------------|--------------------------------------------------------------------------------------------------|
| 12/16/2010    | А        | New release to corporate format | 1 MDS datasheet converted to standard corporate format. MDS MNLF444M-X Rev 0AL will be archived. |



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | e Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)         | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5)                 | Samples |
|------------------|---------------|--------------|----------------------|------|----------------|-------------------------|--------------------------------------|----------------------|--------------|-----------------------------------------|---------|
| LF444MD/883      | ACTIVE        | CDIP SB      | NAK                  | 14   | 25             | Non-RoHS &<br>Non-Green | Call TI                              | Call TI              | -55 to 125   | LF444MD/<br>883 Q YQ ACO<br>883 Q >Y >T | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(<sup>5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **MECHANICAL DATA**

# NAK0014D





#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated