

# STBB3J



## **Features**

- Input voltage range from 1.8 V to 5.5 V
- 2 A output current at 3.3 V in buck mode (V<sub>IN</sub>= 3.6 V to 5.5 V)
- 800 mA output current at 3.3 V in boost mode (V<sub>IN</sub> 2.0 V)
- Typical efficiency higher than 94%
- ± 2% DC feedback voltage tolerance
- Automatic transition between step-down and boost mode
- Adjustable output voltage from 1.2 V to 5.5 V
- Power save mode (PS) at light load
- 2.0 MHz fixed switching frequency
- Adjustable switching frequency up to 2.4 MHz (by external synchronous square signal)
- Device quiescent current less than 50  $\mu$ A
- Load disconnect during shutdown
- Shutdown function and soft-start
- Shutdown current < 1 μA
- Available in Flip Chip 20, pitch = 0.4 mm

## 2 A, high efficiency single inductor buck-boost DC-DC converter

Datasheet - production data

## **Applications**

- Single cell Li-Ion, two-cell and three-cell alkaline, Ni-MH powered devices
- Memory card supply
- Tablet, smartphones
- Digital cameras

## Description

The STBB3J is a fixed frequency, high efficiency, buck-boost DC-DC converter which provides output voltages from 1.2 V to 5.5 V starting from input voltage from 1.8 V to 5.5 V. The device can operate with input voltages higher than, equal to, or lower than the output voltage making the product suitable for cell lithium-lon applications where the output voltage is within the battery voltage range. The low-R<sub>DS(on)</sub> N-channel and Pchannel MOSFET switches are integrated and contribute to achieve high efficiency. The MODE pin allows the selection between auto mode and forced PWM mode, taking advantage from either lower power consumption or best dynamic performance. The device also includes soft-start control, thermal shutdown, and current limit. The STBB3J is packaged in Flip Chip 20 bumps with 2.5 x 1.75 mm.

| Order code | Part number | Marking | Packing      | Output voltage |
|------------|-------------|---------|--------------|----------------|
| STBB3JR    | STBB3J      | BB3     | Flip Chip 20 | Adjustable     |

### Table 1. Device summary

December 2020

DocID025263 Rev 6

This is information on a product in full production.

# Contents

| 1  | Арр  | lication schematic                      |
|----|------|-----------------------------------------|
| 2  | Bloc | k diagram5                              |
| 3  | Pin  | configuration                           |
| 4  | Abs  | olute maximum ratings7                  |
| 5  | Elec | trical characteristics                  |
| 6  | Турі | cal performance characteristics10       |
| 7  | Gen  | eral description                        |
|    | 7.1  | Dual mode operation                     |
|    | 7.2  | External synchronization                |
|    | 7.3  | Enable pin                              |
|    | 7.4  | Protection features                     |
|    |      | 7.4.1 Soft-start and short-circuit      |
|    |      | 7.4.2 Undervoltage lockout16            |
|    |      | 7.4.3 Overtemperature protection        |
| 8  | Арр  | lication information17                  |
|    | 8.1  | Programming the output voltage17        |
|    | 8.2  | Inductor selection                      |
|    | 8.3  | Input and output capacitor selection 18 |
|    | 8.4  | Layout guidelines                       |
| 9  | Pacl | kage information 21                     |
| 10 | Revi | ision history                           |



# List of figures

| Figure 1.  | Application schematic for adjustable output version                               | 4 |
|------------|-----------------------------------------------------------------------------------|---|
| Figure 2.  | Block diagram adjustable                                                          | 5 |
| Figure 3.  | Pin connection top view                                                           | 6 |
| Figure 4.  | Pin connection bottom view                                                        | 6 |
| Figure 5.  | Efficiency vs. output current (power save mode enabled V <sub>OUT</sub> = 3.3 V)  | 1 |
| Figure 6.  | Efficiency vs. output current (power save mode disabled V <sub>OUT</sub> = 3.3 V) | 1 |
| Figure 7.  | Efficiency vs. output current (PWM/auto mode V <sub>IN</sub> = 1.8 V)1            | 1 |
| Figure 8.  | Efficiency vs. output current (PWM/auto mode V <sub>IN</sub> = 3.6 V)             | 1 |
| Figure 9.  | Efficiency vs. output current (PWM/auto mode V <sub>IN</sub> = 5.0 V)             | 1 |
| Figure 10. | Maximum output current vs. input voltage1                                         | 1 |
| Figure 11. | Line transient response @ V <sub>IN</sub> = 3 V to 3.6 V 12                       | 2 |
| Figure 12. | Line transient response @ $V_{IN}$ = 3.6 V to 3 V                                 |   |
| Figure 13. | Line transient response @ $V_{IN}$ = 3.6 V to 4 V                                 |   |
| Figure 14. | Line transient response @ $V_{IN}$ = 4 V to 3.6 V                                 |   |
| Figure 15. | Load transient response @ $V_{IN}$ = 1.8 V, $I_{OUT}$ = 100 to 300 mA             | 2 |
| Figure 16. | Load transient response @ $V_{IN}$ = 1.8 V, $I_{OUT}$ = 300 mA to 100 mA          |   |
| Figure 17. | Load transient response @ $V_{IN}$ = 3.6 V, $I_{OUT}$ = 100 to 300 mA             |   |
| Figure 18. | Load transient response @ $V_{IN}$ = 3.6 V, $I_{OUT}$ = 300 mA to 100 mA 13       |   |
| Figure 19. | Load transient response @ $V_{IN} = 5.5 V$ , $I_{OUT} = 100$ to 300 mA            |   |
| Figure 20. | Load transient response @ $V_{IN} = 5.5 V$ , $I_{OUT} = 300$ to 100 mA            |   |
| Figure 21. | Startup after enable @ V <sub>IN</sub> = 1.8 V                                    |   |
| Figure 22. | Startup after enable @ $V_{IN}$ = 3.6 V 13                                        |   |
| Figure 23. | Startup after enable @ $V_{IN} = 5.5 V \dots 14$                                  |   |
| Figure 24. | Output voltage vs. output current 14                                              |   |
| Figure 25. | Auto mode vs. output current                                                      |   |
| Figure 26. | Application schematic                                                             |   |
| Figure 27. | Assembly layer                                                                    |   |
| Figure 28. | Top layer                                                                         |   |
| Figure 29. | Bottom layer                                                                      |   |
| Figure 30. | Flip Chip 20 (2.5 x 1.75 mm) outline                                              |   |
| Figure 31. | Flip Chip 20 (2.5 x 1.75 mm) recommended footprint                                | 3 |



# 1 Application schematic



## Figure 1. Application schematic for adjustable output version

Table 2. Typical external components

| Component         | Manufacturer | Part number                   | Value  | Size             |  |
|-------------------|--------------|-------------------------------|--------|------------------|--|
| C1,C2,C3, C4      | Murata       | GRM188R60J106ME84             |        |                  |  |
| C6, C7, C8,<br>C9 | TDK-EPC      | C1608X5R1A106M                | 10 µF  | 0603             |  |
| C5                | Murata       | TBD                           | 100 nF | 0603             |  |
| 05                | TDK-EPC      | C1608X7R1H104K                | TOOTIF | 0005             |  |
| L (1)             | Coilcraft    | XFL4020-152MEB                | 1.5 µH | 4 x 3.2 x 1.5 mm |  |
|                   | TDK-EPC      | VLF403215MT-1R5N              | 1.5 μΠ | 4 x 4 x 2 mm     |  |
| R1                | Dep          | pending on the output voltage |        | 0603             |  |
| R2                | Dep          | ending on the output voltage  |        | 0603             |  |
| R3                | -            | -                             | 47 Ω   | 0603             |  |

1. Inductor used for the maximum power capability. Optimized choice can be made according to the application conditions (see Section 8).

Note: All the above components refer to a typical application. Operation of the device is not limited to the choice of these external components.



#### 2 **Block diagram**







# 3 Pin configuration



Figure 4. Pin connection bottom view C1 [PGND] D1 [SW1] E1 A1 [VOUT] B1 [SW2] C2 [PGND] E2 A2 [VOUT] B2 [SW2] D2 [SW1] B3 [SW2] C3 [PGND] D3 [SW1] E3 B4 [GND] C4 [VIN\_A] D4 MODE] E4 [EN] A4 [FB] AM16824v1

| Pin name  | Pin        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VOUT      | A1, A2, A3 | Output voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| SW1       | D1, D2, D3 | Switch pin - internal switches are connected to this pin. Connect inductor between SW1 to SW2.                                                                                                                                                                                                                                                                                                                                                           |
| PGND      | C1, C2, C3 | Power ground.                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| SW2       | B1, B2, B3 | Switch pin - internal switches are connected to this pin. Connect inductor between SW1 and SW2.                                                                                                                                                                                                                                                                                                                                                          |
| EN        | E4         | Enable pin. Connect this pin to GND or a voltage lower than 0.4 V to shut down the IC. A voltage higher than 1.2 V is required to enable the IC.                                                                                                                                                                                                                                                                                                         |
| MODE/SYNC | D4         | When in normal operation, the MODE pin selects between auto<br>transition mode and fixed frequency PWM mode. If the MODE pin is<br>low, the STBB3J automatically switches between pulse-skipping and<br>standard fixed frequency PWM according to the load level. If the<br>MODE pin is pulled high, the STBB3J works always at fixed<br>frequency. When a square wave is applied, this pin provides the<br>clock signal for oscillator synchronization. |
| VIN_A     | C4         | Supply voltage for control stage. Connecting an R-C filter between VIN_A and GND.                                                                                                                                                                                                                                                                                                                                                                        |
| VIN_SW    | E1, E2, E3 | Power input voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| GND       | B4         | Signal ground.                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| FB        | A4         | Feedback voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                        |

#### Table 3. Pin description



# 4 Absolute maximum ratings

| Symbol           | Parameter                              | Value       | Unit |
|------------------|----------------------------------------|-------------|------|
| VIN_A, VIN_SW    | Supply voltage                         | -0.3 to 7.0 | V    |
| SW1,SW2          | Switching nodes                        | -0.3 to 7.0 | V    |
| VOUT             | Output voltage                         | -0.3 to 7.0 | V    |
| MODE, EN         | Logic pins                             | -0.3 to 7.0 | V    |
| FB               | Feedback pin for adjustable version    | -0.3 to 1.5 | V    |
| ESD              | Human body model                       | ± 2000      | V    |
| T <sub>AMB</sub> | Operating ambient temperature          | -40 to 85   | °C   |
| TJ               | Maximum operating junction temperature | 150         | °C   |
| T <sub>STG</sub> | Storage temperature                    | -65 to 150  | °C   |

#### Table 4. Absolute maximum ratings

Note: Absolute maximum ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied.

### Table 5. Thermal data

| Symbol              | Parameter                           | Value | Unit |
|---------------------|-------------------------------------|-------|------|
| R <sub>th(JA)</sub> | Thermal resistance junction-ambient | 84    | °C/W |



# 5 Electrical characteristics

 $\begin{array}{l} V_{IN}=V_{INA}=V_{EN}=3.6 \text{ V}, V_{OUT}=3.3 \text{ V}, C_{IN}=4x10 \ \mu\text{F}, C_{OUT}=4 \ x \ 10 \ \mu\text{F}, R_{INA}=47 \ \text{Ohm}, \\ C_{INA}=100 \ \text{nF}, L=1.5 \ \mu\text{H}, T_{A}=-40 \ ^{\circ}\text{C} \ \text{to} \ 85 \ ^{\circ}\text{C} \ \text{(unless otherwise specified; typical values are referred to} \ T_{A}=25 \ ^{\circ}\text{C}). \end{array}$ 

| Symbol              | Parameter                                    | Test conditions                                                                              | Min. | Тур.  | Max. | Unit    |  |
|---------------------|----------------------------------------------|----------------------------------------------------------------------------------------------|------|-------|------|---------|--|
| General s           | section                                      |                                                                                              |      |       | 1    | <u></u> |  |
|                     | Input voltage range                          |                                                                                              | 1.8  |       | 5.5  | V       |  |
| V <sub>IN</sub>     | Minimum input voltage for the startup        | I <sub>OUT</sub> = 600 mA, mode = V <sub>IN</sub>                                            |      | 1.8   | 1.9  | V       |  |
| V                   | Undervoltage lockout threshold               | $V_{INA}$ rising, $I_{OUT}$ = 100 mA<br>MODE = $V_{IN}$ ;                                    | 1.5  | 1.6   | 1.7  | V       |  |
| V <sub>UVLO</sub>   | Undervoltage lockout timeshold               | $V_{INA}$ falling; $I_{OUT}$ = 100 mA<br>$V_{MODE} = V_{IN}$ ;                               | 1.4  | 1.5   | 1.6  | V       |  |
| Ι <sub>q</sub>      | Quiescent current $V_{IN}$ and $V_{INA}$     | I <sub>OUT</sub> = 0 A V <sub>MODE</sub> = GND                                               |      |       | 50   | μA      |  |
| I <sub>SHDN</sub>   | Shutdown current                             | V <sub>EN</sub> = GND                                                                        |      | 0.1   | 1    | μA      |  |
| $V_{FB}$            | Feedback voltage                             | V <sub>IN</sub> from 1.8 to 5.5 V                                                            | 490  | 500   | 510  | mV      |  |
|                     | Switching frequency                          | T <sub>A</sub> = 25 °C                                                                       | 1.8  | 2     | 2.2  |         |  |
| f <sub>SW</sub>     | Frequency range for external synchronization |                                                                                              | 1.6  |       | 2.4  | MHz     |  |
| I <sub>OUT</sub>    | Continuous output current <sup>(1)</sup>     | V <sub>IN</sub> from 1.8 to 5.5 V                                                            | 600  |       |      | mA      |  |
| I <sub>SWL</sub>    | Switch current limitation                    | T <sub>A</sub> = 25 °C                                                                       | 2.8  | 3     | 3.65 | А       |  |
| I <sub>PK</sub>     | Switch current limitation                    |                                                                                              | 2.3  | 2.5   | 2.7  | А       |  |
| 1                   | PS to PWM transition                         |                                                                                              |      | 730   |      |         |  |
| I <sub>PS-PWM</sub> | PWM to PS transition                         |                                                                                              |      | 680   |      | – mA    |  |
| Output vo           | oltage                                       |                                                                                              |      |       |      |         |  |
| V <sub>OUT</sub>    | Output voltage range                         |                                                                                              | 1.2  |       | 5.5  | V       |  |
|                     |                                              | $V_{IN}$ = 2.5 to 5.5 V, $V_{MODE}$ = $V_{IN}$                                               | -1.5 |       | +1.5 | %       |  |
| %∆ <sub>OUT</sub>   | Maximum load regulation                      | $V_{IN}$ = 2.5 to 5.5 V, $V_{MODE}$ = GND<br>suitable output current to keep<br>PS operation | -3   |       | +3   | %       |  |
| %V <sub>OUT</sub>   | Maximum load regulation                      | $I_{LOAD}$ = from 10 mA to 800 mA                                                            |      | ± 0.5 |      | %       |  |
| V <sub>OPP-PS</sub> | Peak-to-peak ripple in PS mode               | I <sub>OUT</sub> = 100 mA                                                                    |      | 100   |      | mV      |  |
| I <sub>LKFB</sub>   | FB pin leakage current                       | V <sub>FB</sub> = 5.5 V                                                                      |      |       | 9    | μA      |  |
| Control s           | tage                                         |                                                                                              |      |       | ·    | <u></u> |  |
| V <sub>IL</sub>     | Low-level input voltage (EN,<br>MODE pins)   |                                                                                              |      |       | 0.4  | V       |  |

| Table 6 | Electrical | characteristics |
|---------|------------|-----------------|
|         | LICCUICAI  | una auteristics |

57

| Symbol              | Parameter                                   | Test conditions                                               | Min. | Тур. | Max. | Unit |
|---------------------|---------------------------------------------|---------------------------------------------------------------|------|------|------|------|
| V <sub>IH</sub>     | High-level input voltage (EN,<br>MODE pins) |                                                               | 1.2  |      |      | V    |
| I <sub>LK-I</sub>   | Input leakage current (EN, MODE pins)       | V <sub>EN</sub> = V <sub>MODE</sub> = 5.5 V                   |      | 0.01 | 1    | μA   |
| T <sub>ON</sub>     | Turn on-time <sup>(2)</sup>                 | V <sub>EN</sub> from low to high,<br>I <sub>OUT</sub> = 10 mA |      | 260  | 300  | μs   |
| Power sw            | vitches                                     |                                                               |      |      |      |      |
| D                   | P-channel on-resistance                     |                                                               |      | 100  | 300  | mΩ   |
| R <sub>DS(on)</sub> | N-channel on-resistance                     |                                                               |      | 100  | 300  | mΩ   |
| I <sub>LKG-P</sub>  | P-channel leakage current                   | $V_{IN} = V_{OUT} = 5.5 \text{ V}; V_{EN} = 0$                |      |      | 1    | μA   |
| I <sub>LKG-N</sub>  | N-channel leakage current                   | $V_{SW1} = V_{SW2} = 5.5 \text{ V}; V_{EN} = 0$               |      |      | 1    | μA   |

Table 6. Electrical characteristics (continued)

Not tested in production. This value is guaranteed by correlation with R<sub>DS(on)</sub>, peak current limit and operating input voltage.

2. Not tested in production.



6

# Typical performance characteristics

| Parameter                 | Test conditions                                                                                                 | Ref.      |
|---------------------------|-----------------------------------------------------------------------------------------------------------------|-----------|
| Efficiency                | vs. output current (power save enabled, V <sub>IN</sub> = 1.8 V, 3.6 V, 5.5 V/V <sub>OUT</sub> = 3.3 V)         | Figure 4  |
|                           | vs. output current (power save disabled, $V_{IN}$ = 1.8 V, 3.6 V, 5.5 V/V <sub>OUT</sub> = 3.3 V)               | Figure 5  |
|                           | vs. output current (PWM/auto mode), $V_{IN}$ = 1.8 V, $V_{OUT}$ = 3.3 V                                         | Figure 6  |
|                           | vs. output current (PWM/auto mode), $V_{IN}$ = 3.6 V, $V_{OUT}$ = 3.3 V                                         | Figure 7  |
|                           | vs. output current (PWM/auto mode), $V_{IN}$ = 5.5 V, $V_{OUT}$ = 3.3 V                                         | Figure 8  |
| Maximum output<br>current | vs. input voltage (V <sub>OUT</sub> = 3.3 V, V <sub>OUT</sub> = 5.0 V)                                          | Figure 9  |
|                           | Line transient response (V <sub>IN</sub> = 3.0 V to 3.6 V, V <sub>OUT</sub> = 3.3 V, I <sub>OUT</sub> = 300 mA) | Figure 10 |
|                           | Line transient response ( $V_{IN}$ = 3.6 V to 3.0 V, $V_{OUT}$ = 3.3 V, $I_{OUT}$ = 300 mA)                     | Figure 11 |
|                           | Line transient response (V <sub>IN</sub> = 3.6 V to 4.0 V, V <sub>OUT</sub> = 3.3 V, I <sub>OUT</sub> = 300 mA) | Figure 12 |
|                           | Line transient response ( $V_{IN}$ = 4.0 V to 3.6 V, $V_{OUT}$ = 3.3 V, $I_{OUT}$ = 300 mA)                     | Figure 13 |
|                           | Load transient response $V_{IN}$ = 1.8 V $V_{OUT}$ = 3.3 V, $I_{OUT}$ = 100 to 300 mA                           | Figure 14 |
|                           | Load transient response $V_{IN}$ = 1.8 V $V_{OUT}$ = 3.3 V, $I_{OUT}$ = 300 to 100 mA                           | Figure 15 |
| Waveforms                 | Load transient response $V_{IN}$ = 3.6 V $V_{OUT}$ = 3.3 V, $I_{OUT}$ = 100 to 300 mA                           | Figure 16 |
|                           | Load transient response $V_{IN}$ = 3.6 V $V_{OUT}$ = 3.3 V, $I_{OUT}$ = 300 to 100 mA                           | Figure 17 |
|                           | Load transient response $V_{IN}$ = 5.5 V $V_{OUT}$ = 3.3 V, $I_{OUT}$ = 100 to 300 mA                           | Figure 18 |
|                           | Load transient response $V_{IN}$ = 5.5 V $V_{OUT}$ = 3.3 V, $I_{OUT}$ = 300 to 100 mA                           | Figure 19 |
|                           | Startup after enable ( $V_{IN}$ = 1.8 V, $V_{OUT}$ = 3.3 V, $I_{OUT}$ = 10 mA)                                  | Figure 20 |
|                           | Startup after enable ( $V_{IN}$ = 3.6 V, $V_{OUT}$ = 3.3 V, $I_{OUT}$ = 10 mA)                                  | Figure 21 |
|                           | Startup after enable ( $V_{IN}$ = 5.5 V, $V_{OUT}$ = 3.3 V, $I_{OUT}$ = 10 mA)                                  | Figure 22 |
| Output voltage            | vs. output current (V <sub>OUT</sub> = 3.3 V)                                                                   | Figure 23 |

## Table 7. Table of graphs







0844133V 1802 %23388

SG













DocID025263 Rev 6





## 7 General description

The STBB3J is a high efficiency dual mode buck-boost switch mode converter. Thanks to the 4 internal switches, 2 P-channels and 2 N-channels, it is able to deliver a well-regulated output voltage using a variable input voltage which can be higher than, equal to, or lower than the desired output voltage. This solves most of the power supply problems that circuit designers face when dealing with battery-powered equipment.

The controller uses a peak current mode technique in order to obtain good stability in all possible conditions of input voltage, output voltage and output current. In addition, the peak inductor current is monitored to avoid saturation of the coil.

The STBB3J can work in two different modes: PWM mode or power save mode. Top-class line and load transients are achieved thanks to a feed-forward technique and due to the innovative control method specifically designed to optimize the performances in the buckboost region where input voltage is very close to the output voltage.

The STBB3J is self-protected from short-circuit and overtemperature. Undervoltage lockout and soft-start guarantee proper operation during startup.

Input voltage and ground connections are split into power and signal pins. This allows reduction of internal disturbances when the 4 internal switches are working. The switch bridge is connected between the  $V_{IN}$  and PGND pins while all logic blocks are connected between  $V_{INA}$  and GND.

## 7.1 Dual mode operation

The STBB3J works in PWM mode or in power save mode (PS) according to the different status of the MODE pin. If the MODE pin is pulled high the device works in PWM only. In this case the device operates at 2 MHz fixed frequency pulse width modulation (PWM mode) in all line/load conditions. In this condition, the STBB3J provides the best dynamic performance. If the MODE pin is pulled low, at low average current the STBB3J enters PS mode allowing very low power consumption and therefore obtaining very good efficiency event at light load. When the average current increases, the device automatically switches to PWM mode in order to deliver the power needed by the load. In PS mode the STBB3J implements a burst mode operation: if the output voltage increases above its nominal value the device restarts switching with a programmed average current higher than the one needed by the load. *Figure 25* shows PS mode operation areas vs. output current in typical application conditions.





Figure 25. Auto mode vs. output current

#### 7.2 **External synchronization**

The STBB3J implements the external synchronization function. If an external clock signal is applied to the MODE/SYN pin with a frequency between 1.6 MHz and 2.4 MHz and with proper low/high levels, the device automatically is in PWM mode and the external clock is used as switching oscillator.

#### 7.3 Enable pin

The device turns on when the EN pin is pulled high. If the EN pin is low the device stops switching and all the internal blocks are turned off. In this condition the current drawn from  $V_{IN}/V_{INA}$  is below 1  $\mu$ A in the whole temperature range. In addition the internal switches are in off-state so the load is electrically disconnected from the input; this avoids unwanted current leakage from the input to the load.

#### 7.4 **Protection features**

The STBB3J implements different types of protection features

#### 7.4.1 Soft-start and short-circuit

After the EN pin is pulled high, or after a suitable voltage is applied to  $V_{IN}$ ,  $V_{INA}$  and EN, the device initiates the startup phase. The average current limit is gradually increased while the output voltage increases. As soon as the output voltage reaches 1.0 V, the average current limit is set to its nominal value.

#### 7.4.2 Undervoltage lockout

The undervoltage lockout function prevents improper operation of the STBB3J when the input voltage is not high enough. When the input voltage is below the VUVLO threshold, the device is in shutdown mode. The hysteresis of 100 mV prevents unstable operation when the input voltage is close to the UVLO threshold.



#### 7.4.3 **Overtemperature protection**

An internal temperature sensor continuously monitors the IC junction temperature. If the IC temperature exceeds 160 °C (typ.), the device stops operating. As soon as the temperature falls below 140 °C (typ.), normal operation is restored.

#### **Application information** 8

#### 8.1 Programming the output voltage

The external resistor divider must be connected between VOUT and GND and the middle point of the divider must be connected to FB.

The value for the resistor R2, placed between FB and GND, should be chosen in order to set the divider current at 1 µA. The recommended value for this resistor is in the range of 500 k $\Omega$  but to reduce the power consumption a maximum value of 200 k $\Omega$  can be used.

The value of the resistor R1, connected between V<sub>OUT</sub> and FB, is function of the output voltage and can be calculated using the equation 1:

### **Equation 1**

$$R1 = R2 \times \left(\frac{V_{OUT}}{V_{FB}} - 1\right)$$



# 8.2

Inductor selection

The inductor is the key passive component for switching converters. With a buck-boost device, the inductor selection must take into consideration the following two conditions in which the converter works:

- as buck region at the maximum input voltage
- as boost region at the minimum input voltage

Two critical inductance values are then obtained according to the following formulas:



Equation 2

$$L_{\text{MIN}_{\text{BUCK}}} = \frac{V_{\text{OUT}} \times (V_{\text{IN}_{\text{MAX}}} - V_{\text{OUT}})}{V_{\text{IN}_{\text{MAX}}} \times f_{\text{S}} \times \Delta I_{\text{L}}}$$

**Equation 3** 

$$L_{\text{MIN}_{\text{BOOST}}} = \frac{V_{\text{IN}_{\text{MIN}}} \times (V_{\text{OUT}} - V_{\text{IN}_{\text{MIN}}})}{V_{\text{OUT}} \times f_{\text{S}} \times \Delta I_{\text{L}}}$$

where  $f_s$  is the minimum value of the switching frequency and  $\Delta I_L$  is the inductor ripple current. The amplitude of the inductor ripple current is typically set between 20% and 40% of the maximum inductor current. To guarantee an inductor ripple current always lower than the selected value  $\Delta I_L$ , the higher value between  $L_{MIN\_BUCK}$  and  $L_{MIN\_BOOST}$  have to be chosen.

In addition to the inductance value, also the maximum current which the inductor can handle must be calculated in order to avoid saturation.

### **Equation 4**

$$I_{\text{PEAK}\_\text{BUCK}} \ = \ \frac{I_{\text{OUT}}}{\eta} + \frac{V_{\text{OUT}} \times (V_{\text{IN}\_\text{MAX}} - V_{\text{OUT}})}{2 \times V_{\text{IN}\_\text{MAX}} \times f_S \times L}$$

## **Equation 5**

$$I_{\mathsf{PEAK\_BOOST}} = \left(\frac{\mathsf{V}_{\mathsf{OUT}} \times \mathsf{I}_{\mathsf{OUT}}}{\eta \times \mathsf{V}_{\mathsf{IN\_MIN}}}\right) + \frac{\mathsf{V}_{\mathsf{IN\_MIN}} \times (\mathsf{V}_{\mathsf{OUT}} - \mathsf{V}_{\mathsf{IN\_MIN}})}{2 \times \mathsf{V}_{\mathsf{OUT}} \times \mathsf{f}_{\mathsf{S}} \times \mathsf{L}}$$

where  $\eta$  is the estimated efficiency. The maximum of the two values above must be considered when selecting the inductor.

## 8.3 Input and output capacitor selection

It is recommended to use ceramic capacitors with low ESR as input and output capacitors in order to filter any disturbance present in the input line and to obtain stable operation.

Minimum values of 10  $\mu F$  for both capacitors,  $C_{IN}$  and  $C_{OUT,}$  are needed to achieve good behavior of the device. The input capacitor must be placed as close as possible to the device.

An R-C filter is added to VINA pin (R3-C5 *Figure 26*) to assure a clean input voltage to the internal logic block.



## 8.4 Layout guidelines



Figure 27. Assembly layer

Figure 28. Top layer







Figure 29. Bottom layer



## 9 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

Figure 30. Flip Chip 20 (2.5 x 1.75 mm) outline





| Dim  | mm    |       |       |  |  |
|------|-------|-------|-------|--|--|
| Dim. | Min.  | Тур.  | Max.  |  |  |
| А    | 0.50  | 0.55  | 0.60  |  |  |
| A1   | 0.17  | 0.20  | 0.23  |  |  |
| A2   | 0.33  | 0.35  | 0.37  |  |  |
| b    | 0.21  | 0.25  | 0.29  |  |  |
| D    | 2.485 | 2.515 | 2.545 |  |  |
| D1   |       | 1.6   |       |  |  |
| E    | 1.731 | 1.761 | 1.791 |  |  |
| E1   |       | 1.2   |       |  |  |
| е    |       | 0.40  |       |  |  |
| fD   | 0.447 | 0.457 | 0.467 |  |  |
| fE   | 0.27  | 0.28  | 0.29  |  |  |
| SE   |       | 0.20  |       |  |  |
| CCC  |       | 0.075 |       |  |  |

| Table 8. Flip Chip 20 | (2 5 x 1 75 mm | ) mechanical data |
|-----------------------|----------------|-------------------|
|                       |                | / moonamoar aata  |

Note: The terminal A1 on the bump side is identified by a distinguishing feature (for instance by a circular "clear area" typically 0.1 mm diameter) and/or a missing bump.

The terminal A1 on the backside of the product is identified by a distinguishing feature (for instance by a circular "clear area" less than 0.5 mm diameter).





Figure 31. Flip Chip 20 (2.5 x 1.75 mm) recommended footprint



# 10 Revision history

## Rev 6

## Table 9. Document revision history

| Date        | Revision | Changes                                                                               |
|-------------|----------|---------------------------------------------------------------------------------------|
| 26-Sep-2013 | 1        | Initial release.                                                                      |
| 25-Jun-2014 | 2        | Document status promoted from preliminary to production data.                         |
| 25-Nov-2014 | 3        | Removed footnote from P-channel and N-channel on-<br>resistance parameter in Table 6. |
| 28-Jan-2015 | 4        | Updated I <sub>SWL</sub> max.value in Table 6.                                        |
| 10-Dec-2015 | 5        | Updated Figure 1 and Figure 26.                                                       |
| 11-Dec-2020 | 6        | Updated Figure 1 and Table 2.                                                         |



#### **IMPORTANT NOTICE – PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2020 STMicroelectronics – All rights reserved



DocID025263 Rev 6