



## LOW PIN COUNT, LOW $V_{\rm IN}$ (3.0 V TO 5.5 V) SYNCHRONOUS BUCK DC-TO-DC CONTROLLER WITH EXTERNAL REFERENCE INPUT

#### **FEATURES**

- 3.0-V to 5.5-V Input
- External Reference required: 0.5 V to 1.5 V
- Output Voltage from REFIN to 90% of VIN
- High-Side Drive for N-Channel FET
- Supports Pre-Biased Outputs
- Adaptive Anti-Cross Conduction Gate Drive
- Fixed switching frequency (600 kHz) Voltage Mode Control
- Three Selectable Short Circuit Protection Levels
- Hiccup Restart from Faults
- Active Low Enable
- Thermal Shutdown Protection at 145°C
- 10-Pin, 3-mm x 3-mm SON (DRC)

## **APPLICATIONS**

- DDR Memory
- Point of Load
- Telecommunications
- DC to DC Modules

## CONTENTS

| Device Ratings             | 2  |
|----------------------------|----|
| Electrical Characteristics | 4  |
| Device Information         | 8  |
| Application Information    | 10 |
| Design Examples            | 18 |
| Additional References      | 28 |

## DESCRIPTION

The TPS40042 DC/DC controller is designed to operate with an input source between a 3.0 V and 5.5 V. To reduce the number of external components, a number of operating parameters are fixed internally. The operating frequency for example, is internally set at 600 kHz. (Continued)



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Predictive Gate Drive is a registered trademark of Texas Instruments.

## TEXAS STRUMENTS www.ti.com

## **DESCRIPTION (CONT.)**

One of three short circuit threshold levels may be selected by the addition of an external resistor from the COMP pin to circuit ground (no resistor is the default setting). During power on, and before the internal soft start commands the output voltage to rise, the TPS40042 enters a calibration cycle, measures the current out of the COMP pin, and selects an internal SCP threshold voltage. At the end of the 1.5-ms calibration time, the output voltage is allowed to enter soft-start. During operation, the selected SCP threshold voltage is compared to the upper MOSFET's voltage drop during its ON time to determine whether there is an overload condition. If the voltage across the MOSFET exceeds the threshold voltage, the TPS40042 counts seven continuous pulses before shutting completely OFF for seven soft start charge/discharge cycles, after which, the TPS40042 attempts to restart the output.

During startup, both the high-side MOSFET switch and the synchronous rectifier are held in the OFF state until the internal soft start commands an output voltage higher than the voltage currently at the output. This may happen when the output is pre-biased at some voltage greater than zero and less than the desired regulation voltage. When the internal soft start first commands the output to rise, the pulse width of the synchronous rectifier is slowly increased from zero to the full 1-D conduction time by a number of discrete steps. In this way, inductor current is not allowed to reverse quickly, and ensures a monotonic startup of the output whether the output starts from zero or from a pre-bias level. If power is applied to the device while the EN (enable low) pin is allowed to float high, the TPS40042 remains OFF. Only when the EN pin is pulled down towards ground is the controller allowed to start.

| OPERATING FREQUENCY | PACKAGE                  | TAPE AND REEL QTY. | PART NUMBER  |
|---------------------|--------------------------|--------------------|--------------|
| 600 kHz             | Plastic 10-pin SON (DRC) | 250                | TPS40042DRCT |
| 600 kHz             | Plastic 10-pin SON (DRC) | 3000               | TPS40042DRCR |

ORDERING INFORMATION

#### **DEVICE RATINGS**

#### **ABSOLUTE MAXIMUM RATINGS**

Over operating free-air temperature range (unless otherwise noted, all voltages are with respect to GND.)

| PARAMETER                      | VALUE        | UNIT |
|--------------------------------|--------------|------|
| VDD                            | 6.5          |      |
| SW                             | -3 to 10.5   |      |
| SW transient (< 50 ns)         | -5           |      |
| BOOT                           | SW+6.5       | V    |
| HDRV                           | SW to SW+6.5 | , v  |
| ĒN, FB, LDRV<br>,REFIN         | -0.3 to 6.5  |      |
| COMP                           | -0.3 to 3    |      |
| Operating junction temperature | -40 to 150   | 00   |
| Storage junction temperature   | -55 to 150   |      |

#### **RECOMMENDED OPERATING CONDITIONS**

over operating free-air temperature range (unless otherwise noted)

|                    | PARAMETER                                      | MIN | TYP | MAX | UNIT |
|--------------------|------------------------------------------------|-----|-----|-----|------|
| V <sub>VDD</sub>   | Input voltage to VDD pin                       | 3.0 |     | 5.5 | V    |
| V <sub>REFIN</sub> | Voltage applied to REFIN pin during regulation | 0.5 |     | 1.5 | V    |
| TJ                 | Junction temperature                           | -40 |     | 125 | °C   |



## **ELECTROSTATIC DISCHARGE (ESD) PROTECTION**

| PARAMETER        | MIN | TYP  | MAX | UNIT |
|------------------|-----|------|-----|------|
| Human body model |     | 2500 |     | V    |
| CDM              |     | 1500 |     | V    |

#### PACKAGE DISSIPATION RATINGS<sup>(1)</sup>

| THERMAL IMPEDANCE<br>JUNCTION-TO-AMBIENT | T <sub>A</sub> = 25°C POWER RATING | T <sub>A</sub> = 85°C POWER RATING |
|------------------------------------------|------------------------------------|------------------------------------|
| 48°C/W                                   | 2W                                 | 0.8W                               |

(1) For more information on the DRC package and the test method, refer to TI technical brief, literature number SZZA017.



#### **ELECTRICAL CHARACTERISTICS**

 $T_{\rm J}$  = -40  $^{\circ}C$  to 85  $^{\circ}C$  V  $_{\rm VDD}$  = 5 V, (unless otherwise noted)

|                                    | PARAMETER                                                | TEST CONDITIONS                                                                         | MIN  | TYP  | MAX  | UNIT |  |
|------------------------------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------|------|------|------|------|--|
| INPUT SUP                          | PLY                                                      |                                                                                         |      |      |      |      |  |
| V <sub>VDD</sub>                   | Input voltage range <sup>(1)</sup>                       |                                                                                         | 3.0  |      | 5.5  | V    |  |
| IDD <sub>sd</sub>                  | Shutdown                                                 | V <sub>EN</sub> = V <sub>VDD</sub>                                                      |      | 100  | 180  | μΑ   |  |
| IDDq                               | Quiescent                                                | V <sub>FB</sub> = 0.8 V                                                                 |      | 1.0  | 2.0  |      |  |
| IDDs                               | Switching current                                        | No load at HDRV/LDRV                                                                    |      | 3.0  |      | mA   |  |
| UVLO <sub>ON</sub>                 | Minimum turn-on voltage                                  |                                                                                         | 1.90 | 2.05 | 2.2  | V    |  |
| JVLO <sub>HYS</sub>                | Hysteresis                                               |                                                                                         | 80   | 130  | 200  | mV   |  |
| OSCILLAT                           | OR/ RAMP GENERATOR                                       |                                                                                         |      |      |      |      |  |
| f <sub>PWM</sub>                   | PWM frequency                                            | 3.0 V < V <sub>VDD</sub> < 5.5 V                                                        | 500  | 600  | 700  | kHz  |  |
| f <sub>PWM</sub>                   | PWM frequency                                            | $V_{VDD} = 5.0 \text{ V}, 0^{\circ}\text{C} < \text{T}_{\text{J}} < 70^{\circ}\text{C}$ | 540  | 600  | 660  | kHz  |  |
| V <sub>RAMP</sub>                  | Ramp amplitude PP                                        | V <sub>PEAK</sub> – V <sub>VALLEY</sub>                                                 | 0.75 | 0.87 | 1.0  | V    |  |
| V <sub>VALLEY</sub>                | Ramp valley voltage                                      |                                                                                         |      | 0.4  |      | V    |  |
| PWM                                |                                                          |                                                                                         |      |      |      |      |  |
| MAXDUTY                            | Maximum duty cycle,                                      | $V_{FB} = 0 \text{ V}, 3.0 \text{ V} < V_{VDD} < 5.5 \text{ V}$                         | 88%  | 95%  |      |      |  |
| MINDUTY                            | Minimum duty cycle                                       |                                                                                         |      |      | 0%   |      |  |
| MIN pulse<br>width <sup>(2)</sup>  | Minimum controllable pulse width                         | Minimum width control range before jumping to zero.                                     |      | 90   | 150  | ns   |  |
|                                    | IPLIFIER                                                 |                                                                                         |      |      |      |      |  |
| V <sub>OS</sub>                    | FB to REFIN offset voltage                               | 0.5 V < V <sub>REFIN</sub> < 1.5 V                                                      | -5   | 0    | 5    | mV   |  |
| FB                                 | FB, REFIN input bias current                             |                                                                                         |      | -30  | -125 | nA   |  |
| V <sub>OH</sub>                    | High level output voltage                                | $I_{OH}$ = 0.5 mA, $V_{FB}$ = 0 V, $V_{VDD}$ = 5.5 V                                    | 2.0  | 2.5  |      | V    |  |
| V <sub>OL</sub>                    | Low level output voltage                                 | $I_{OL}$ = 0.5 mA, $V_{FB}$ = $V_{VDD}$                                                 |      | 80   | 150  | mV   |  |
| он                                 | Output source current                                    | $V_{COMP} = 0.7 \text{ V}, V_{FB} = GND$                                                | 1    | 6    |      |      |  |
| I <sub>OL</sub>                    | Output sink current                                      | $V_{COMP} = 0.7 \text{ V}, V_{FB} = V_{VDD}$                                            | 2    | 8    |      | mA   |  |
| G <sub>BW</sub> <sup>(2)</sup>     | Gain bandwidth                                           |                                                                                         | 5    | 10   |      | MHz  |  |
| A <sub>OL</sub>                    | Open loop gain                                           |                                                                                         | 55   | 85   |      | dB   |  |
| SHORT CIF                          | CUIT PROTECTION                                          |                                                                                         |      |      |      |      |  |
| TH1                                | Low short circuit threshold voltage                      | Resistor COMP to GND = 2.4 k $\Omega$ , T <sub>J</sub> = 25°C                           | 80   | 105  | 130  |      |  |
| V <sub>TH2</sub>                   | Medium short circuit threshold voltage                   | Default: No resistor COMP to GND, $T_J = 25^{\circ}C$                                   | 140  | 175  | 210  | mV   |  |
| V <sub>TH3</sub>                   | High short circuit threshold voltage                     | Resistor COMP to GND = 12 k $\Omega$ , T <sub>J</sub> = 25°C                            | 250  | 310  | 370  |      |  |
| V <sub>TH(tc)</sub> <sup>(2)</sup> | Threshold temperature coefficient                        |                                                                                         |      | 3100 |      | ppm  |  |
| ON(oc) (2)                         | Minimum HDRV pulse time in over current                  |                                                                                         |      | 190  | 190  |      |  |
| SWOCblank                          | SW leading edge blanking pulse in over current detection |                                                                                         |      | 100  |      | ns   |  |
| HICCUP                             | Hiccup time between restarts                             |                                                                                         |      | 40   |      | ms   |  |

V<sub>VDD</sub> operation to 2.25 V is possible with some degradation in specifications. Under this condition, the V<sub>REFIN</sub> range is limited to 0.5 V to 0.7 V.

(2) Ensured by design. Not production tested.

#### **ELECTRICAL CHARACTERISTICS (continued)**

 $T_J$  = -40 °C to 85°C V<sub>VDD</sub> = 5 V, (unless otherwise noted)

|                                  | PARAMETER                                | TEST CONDITIONS                                        | MIN  | ТҮР      | MAX      | UNIT |  |
|----------------------------------|------------------------------------------|--------------------------------------------------------|------|----------|----------|------|--|
| SOFT STA                         | RT/ENABLE                                |                                                        | H    |          |          |      |  |
| t <sub>CAL</sub> <sup>(3)</sup>  | Calibration time before softstart begins |                                                        | 1.0  | 1.6      | 2.5      |      |  |
| t <sub>SS</sub> <sup>(3)</sup>   | Soft start time <sup>(4)</sup>           | FB rise time from 0 V to $V_{REFIN}$ = 1.5 V           | 4.5  | 6.0      | 7.5      | ms   |  |
| t <sub>REG</sub>                 | Time to voltage regulation               | Sum of $t_{CAL}$ plus $t_{SS}$ ; $V_{REFIN}$ = 1.5 V   | 5.5  | 7.6      | 10       |      |  |
| V <sub>EN</sub>                  | Enable threshold                         | EN voltage w.r.t. V <sub>VDD</sub>                     | -0.8 | -1.2     | -1.6     | V    |  |
| V <sub>ENHYS</sub>               | Enable hysteresis                        |                                                        |      | 50       |          | mV   |  |
| BOOTSTR                          | AP                                       |                                                        |      | <u>_</u> | <u>_</u> |      |  |
| R <sub>BOOT3V3</sub>             | Bootstrap switch resistances             | $V_{BOOT}$ to $V_{VDD}$ , $V_{VDD}$ = 3.3 V            |      | 50       |          | 0    |  |
| R <sub>BOOT5V</sub>              | Bootstrap switch resistances             | $V_{BOOT}$ to $V_{VDD}$ , $V_{VDD} = 5 V$              |      | 30       |          | Ω    |  |
| OUTPUT D                         | RIVER                                    | · ·                                                    | L.   |          |          |      |  |
| R <sub>HDHI3V3</sub>             | HDRV pull-up resistance                  | $V_{BOOT}$ - $V_{SW}$ = 3.3 V, $I_{SRCE}$ = 100 mA     |      | 3.0      | 5.5      |      |  |
| R <sub>HDLO3V3</sub>             | HDRV pull-down resistance                | $V_{BOOT}$ - $V_{SW}$ = 3.3 V, $I_{SINK}$ = 100 mA     |      | 1.5      | 3        | Ω    |  |
| R <sub>LDHI3V3</sub>             | LDRV pull-up resistance                  | V <sub>VDD</sub> = 3.3 V, I <sub>SOURCE</sub> = 100 mA |      | 3.0      | 5.5      |      |  |
| R <sub>LDLO3V3</sub>             | LDRV pull-down resistance                | V <sub>VDD</sub> = 3.3 V, I <sub>SINK</sub> = 100 mA   |      | 1.0      | 2.0      |      |  |
| t <sub>RISE</sub> <sup>(5)</sup> | LDRV, HDRV rise time                     | C <sub>LOAD</sub> = 1 nF                               |      | 15       | 35       |      |  |
| t <sub>FALL</sub> <sup>(5)</sup> | LDRV, HDRV fall time                     | C <sub>LOAD</sub> = 1 nF                               |      | 10       | 25       |      |  |
| T <sub>DEAD</sub> HL             | Adaptive timing HDRV to LDRV             | No load                                                | 15   | 30       | 45       | ns   |  |
| T <sub>DEAD</sub> LH             | Adaptive timing LDRV to HDRV             | No load                                                | 5    | 15       | 35       |      |  |
| SWITCH N                         | ODE                                      | · · · · ·                                              | H    |          |          |      |  |
| I <sub>LEAK</sub>                | Leakage current                          | V <sub>EN</sub> = V <sub>VDD</sub>                     | -2   |          |          | μA   |  |
| THERMAL                          | SHUTDOWN                                 |                                                        |      |          |          |      |  |
| t <sub>SD</sub> <sup>(5)</sup>   | Shutdown temperature                     |                                                        |      | 145      |          |      |  |
|                                  | Hysteresis                               |                                                        |      | 15       |          | °C   |  |

(3) (4) (5)

 $t_{CAL}$  and  $t_{SS}$  track with temperature and input voltage Soft start time is a function of  $V_{\mathsf{REFIN}}.$  See Applications section for further detail. Ensured by design. Not production tested.





#### **TYPICAL CHARACTERISTICS**







#### **TYPICAL CHARACTERISTICS (continued)**











#### **DEVICE INFORMATION**

#### **TERMINAL CONFIGURATION**

The package is an 10-pin SON (DRC) package.



#### Figure 13. DRC Package Terminal Configuration (Top View)

| TER   | MINAL |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME  | NO.   | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| BOOT  | 8     | I   | Input (bootstrapped) supply to the high-side gate driver for PWM enabling the gate of the high side FET to be driven above the input supply rail. Connect a ceramic capacitor from this pin to SW. This capacitor is charged from the VDD pin voltage through an internal switch. The switch is turned ON during the off time of the converter. To slow down the turn on of the external MOSFET, a small resistor (1 $\Omega$ to 3 $\Omega$ ) may be placed in series with the bootstrap capacitor. See Applications Section to calculate the appropriate value. |
| COMP  | 4     | 0   | <ul> <li>Output of the error amplifier and connection node for loop feedback components. The voltage at this pin determines the duty cycle for the PWM. Optionally, a resistor from this pin to ground is used to determine the voltage threshold used for short circuit protection. (See Application Section)</li> <li>Low threshold R = 2.4 kΩ, ±10%</li> <li>Mid threshold R = 12 kΩ, ±10%</li> </ul>                                                                                                                                                         |
| EN    | 2     | I   | Active low enable input allows ON/OFF operation of the controller. If power is applied to the TPS40042 while the EN pin is allowed to float high, the TPS40042 remains disabled (both external switches are held OFF). Only when the EN pin is pulled to 1.2 V below VDD is the TPS40042 allowed to start. An internal 100-k $\Omega$ resistor is connected between VDD and EN to provide pull up. Connect this pin to GND to bypass the enable function.                                                                                                        |
| FB    | 3     | I   | Inverting input of the error amplifier. In closed loop operation, the voltage at this pin is at the same potential as the REFIN pin. A series resistor divider from the converter output to ground, with the center connection tied to this pin, determines the value of the regulated output voltage. This pin is also a connection node for loop feedback components.                                                                                                                                                                                          |
| GND   | 6     |     | Electrical ground connection for the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| HDRV  | 10    | 0   | This is the gate drive output for the high side N-channel MOSFET switch for PWM. It is referenced to SW and is bootstrapped for enhancement of the high-side switch.                                                                                                                                                                                                                                                                                                                                                                                             |
| LDRV  | 7     | 0   | Gate drive output for the low-side synchronous rectifier (SR) N-channel MOSFET.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| REFIN | 1     | I   | Non-inverting imput to the error amplifier. A precision voltage must be applied to this pin before the TPS40042 is enabled. Since this input is connected directly to the non-inverting pin of the error amplifier, the quality of the voltage at this pin has a direct impact on the quality of the output voltage.                                                                                                                                                                                                                                             |
| SW    | 9     | 0   | Connection to the switched node of the converter and the power return for the upper gate driver. There should be a high current return path from the source of the upper MOSFET to this pin. It is also used by the adaptive gate drive circuits to minimize the dead time between upper and lower MOSFET conduction.                                                                                                                                                                                                                                            |
| VDD   | 5     | I   | Power input to the device. This pin should be locally bypassed to GND with a low ESR ceramic capacitor of 1 $\mu F$ or greater.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|       | PPAD  |     | Thermal pad used to conduct heat from the device. This pad should be tied externally to a ground plane. See Application Section for PC board layout information.                                                                                                                                                                                                                                                                                                                                                                                                 |

#### Table 1. TERMINAL FUNCTIONS



#### **Block Diagram**



Figure 14. Functional Block Diagram



#### **APPLICATION INFORMATION**

#### **Functional Description**

The TPS40042 is a fixed frequency voltage mode synchronous buck controller. In operation, the Synchronous Rectifier (SR) is allowed to conduct current in both directions, allowing a converter to operate in continuous cnduction (CCM) mode, even under no load conditions, simplifying feedback loop compensation requirements. During startup, internal circuitry modulates the switching of the synchronous rectifier to prevent discharging of the output if a pre-biased condition exists.

#### Voltage Reference Input

An external voltage reference input is required. During operation, the voltage must be between 0.5v and 1.5v.

REFIN may be used in either of two ways:

- As a reference input. In this case, REFIN must be stable before the TPS40042 is enabled. the internal soft-start controls the rate of rise of the output voltage during startup. The time to reach output voltage regulation is dependent on the voltage on the REFIN pin.
- As a tracking input. If REFIN is held to zero until soft-start has completed (7.6-ms), then REFIN will control the output voltage during startup and regulation.

#### Voltage Error Amplifier

The error amplifier has a bandwidth of greater than 5 MHz, and open loop gain of at least 55 dB. The output voltage swing is limited to just above and below the oscillator ramp levels to improve transient response.

#### Loop Compensation

Voltage mode buck type converters are typically compensated using Type III networks. Please refer to the Design Example for detailed methodology in designing feedback loops for voltage mode converters.

When designing the compensation for the feedback loop, remember that a low impedance compensation network combined with a long network time constant can cause the short circuit threshold setting to not be as expected. The time constant and impedance of the network connected from COMP to FB should be as shown in Equation 1 to guarantee no interaction with the short circuit

threshold setting.

$$\frac{0.4 \, V}{R_{FB}} \times e^{\left(-\frac{t}{R_{FB} \times C_{FB}}\right)} < 10 \, \mu A$$

where

- t is 1 ms, the sampling time of the short circuit threshold setting circuit
- R<sub>FB</sub> and C<sub>FB</sub> are the values of the feedback components. e.g. R3 and C4 of the Design Example.

#### Oscillator

The oscillator frequency is internally fixed. The TPS40042 operating frequencies is nominally 600 kHz.

#### UVLO

When the input voltage is below the UVLO threshold, the TPS40042 turns off the internal oscillator and holds all gate drive outputs in the low (OFF) state. When the input rises above the UVLO threshold, and the  $\overline{EN}$  pin is below the turn ON threshold, the start-up sequence is allowed to begin.

(1)



#### Enable and Start-Up Sequence

The  $\overline{\text{EN}}$  pin of the TPS40042 is internally pulled to VDD. When power is applied to VDD, the  $\overline{\text{EN}}$  pin is allowed to float high, and the TPS40042 remains OFF. Only when the  $\overline{\text{EN}}$  pin is externally pulled below the threshold voltage of (V<sub>VDD</sub> - 1.2 V) is the TPS40042 allowed to start. When enabled, the TPS40042 enters a calibration cycle where the short circuit current threshold is determined. The TPS40042 monitors the current out of the COMP pin and selects a threshold based on the sensed value of the current. See *Selecting the Short Circuit Current Limit Threshold* section for details. When this calibration time is completed, the soft-start cycle is allowed to begin. See Figure 15 below.



Figure 15. Startup with V<sub>REFIN</sub> =1.5 V

| If the enable function is not used, the $\overline{\text{EN}}$ pin should be connected to ground (GND). |
|---------------------------------------------------------------------------------------------------------|
|                                                                                                         |

| DESIGN | When designing the feedback loop compensation, ensure the capacitors used |
|--------|---------------------------------------------------------------------------|
| HINT:  | are not so large that they distort the COMP pin calibration waveform.     |

#### Soft Start

At the end of a calibration cycle, the TPS40042 slowly increases the voltage to the non-inverting input of the error amplifier. In this way, the output voltage slowly ramps up until the voltage on the non-inverting input to the error amplifier reaches the external ( $V_{REFIN}$ ) reference voltage. At that time, the voltage at the non-inverting input to the error amplifier remains at the applied reference voltage.

During the soft-start interval, pulse-by-pulse current limiting is active. If seven consecutive current limit pulses are detected, overcurrent is declared and a timeout period equivalent to seven calibration/soft-start cycles goes into effect. See *Output Short Circuit Protection* section for details.

Since the rate of rise of the output voltage is constant with different REFIN voltage levels, the actual soft start time is directly proportional to the value of the external reference voltage. The rate of rise at the non-inverting input of the error amplifier is 0.25 V/ms. The rate of rise measured at the output terminals of the DC/DC converter will be increased by the output voltage-to-reference voltage ratio.

$$t_{SS} = \left(\frac{V_{REFIN}}{1.5 V}\right) \times 6.0 ms$$

(2)

For example, if a 1-V external reference is applied for a 1.5-V output DC/DC converter, the soft-start time-to-output voltage regulation is 4 ms.





The TPS40042 supports pre-biased output voltage applications. In cases where the output voltage is held up by external means while the TPS40042 is off, full synchronous rectification is disabled during the initial phase of soft starting the output voltage. When the first PWM pulses are detected during soft start, the controller slowly initiates synshronous rectification by starting the synchronous rectifier with a narrow on time. It then increments that on time on a cycle-by-cycle basis until it coincides with the time dictated by (1-D), where D is the duty cycle of the converter. This approach prevents the sinking of current from a pre-biased output, and ensures the output voltage startup and ramp to regulation is smooth and controlled.

#### NOTE:

If the output is pre-biased, PWM pulses start when the internal soft-start voltage rises above the error amplifier input (FB pin).

Figure 16 below depicts the waveform of the HDRV and LDRV output signals at the beginning PWM pulses. When HDRV turns off, diode rectification is enabled. Before the next PWM cycle starts, LDRV is turned on for a short pulse. With every clock cycle, the leading edge of LDRV is modulated, increasing the on time of the synchronous rectifier. Eventually, the leading edge of LDRV coincides with the falling edge of HDRV to achieve full synchronous rectification. During normal operation of the converter, the TPS40042 operates in full two quadrant source/sink mode.

Figure 17 shows the startup waveform of a 1.2-V output converter under three different pre-biased output conditions. The lowest trace is when there is no pre-bias on the output. The center and top most traces indicate converter startup with 0.5-V and 1.0-V pre-bias conditions.



Figure 16. MOSFET Drivers at Beginning of Soft Start



The recommended output voltage pre-bias range is less than or equal to 90% of the final regulation voltage. A pre-biased output voltage of 90% to 100% of final regulation could lead to the sinking of current from the pre-bias source. If the pre-biased voltage is greater than the designed converter output regulation voltage, then upon the completion of the soft-start interval, the TPS40042 turns ON the Synchronous Rectifier, therby drawing current from the output to bring the output voltage into regulation. Note that this may cause some undershoot of the output voltage before entering regulation.

#### **Output Short Circuit Protection**

To minimize circuit losses, the TPS40042 uses the  $R_{DS(on)}$  of the upper MOSFET switch as the current sensing element. The current limit comparator, initially blanked during the first portion of each switching cycle, senses the voltage across the high-side MOSFET when it is fully ON. This voltage is compared to an internally selected short circuit current (SCC) limit threshold voltage. If the comparator senses a voltage drop across the high-side MOSFET greater than the SCC limit threshold, it outputs an OC pulse. This terminates the current PWM pulse

preventing further current ramp-up, and sets the fault counter to count up one count on the next clock cycle. Similarly, if no OC pulse is detected, the fault counter decrements by one count. If seven OC pulses are summed, a fault condition is declared and the upper switch of the PWM output of the chip is immediately disabled (turned OFF) and remains that way until the fault time-out period has elapsed. Both HDRV and LDRV drivers are kept OFF during the fault time-out.

The fault time-out period is determined by cycling through seven internal soft-start time periods. At the end of the fault time-out period, startup is attempted again.

The main purpose is for hard fault protection of the power switches. The internal SCC voltage has a positive temperature coefficient designed to improve the short circuit threshold tolerance variation with temperature. However, given the tolerance of the voltage thresholds and the  $R_{DS(on)}$  range for a MOSFET, it is possible to apply a load that thermally damages the external MOSFETs.

#### Selecting the Short Circuit Current Limit Threshold

The TPS40042 uses one of three user selectable voltage thresholds. During the calibration interval at power on or enable (Figure 15), the TPS40042 monitors the current out of the COMP pin and selects a threshold based on the sensed value. If the current is zero; that is, no resistor is connected between COMP and GND, then the threshold voltage level is 180 mV. If a 2.4-k $\Omega$  resistor is connected between COMP and GND, then the threshold voltage level is 105 mV. If a 12-k $\Omega$  resistor is connected between COMP and GND, then the threshold voltage level is 105 mV. If a 12-k $\Omega$  resistor is connected between COMP and GND, then the threshold voltage is 310 mV.

Once calibration is complete, the selected SCP threshold level is latched into place and remains constant. In addition, the sensing circuits on COMP pin during calibration are disconnected from the COMP pin, and soft start is allowed to begin.

#### Synchronous Rectification and Gate Drive

In a buck converter, when the upper switch MOSFET turns off, current is flowing in the inductor to the load. This current cannot be stopped immediately without using infinite voltage. To give this current a path to flow and maintain voltage levels at a safe level, a rectifier or catch device is used. This device can be either a diode, or it can be a controlled active device. The TPS40042 provides a signal to drive an N-channel MOSFET as a synchronous rectifier (SR). This control signal is carefully coordinated with the drive signal for the main switch so that there is minimum dead time from the time that the SR turns OFF and the upper switch MOSFET turns ON, and minimum delay from when the upper switch MOSFET turns OFF and the SR turns ON.

#### NOTE:

The longer the time spent in diode conduction during the rectifier conduction period, the lower the converter efficiency.

The drivers for the external HDRV and LDRV MOSFETs are capable of driving a gate to source voltage of approximately 5 V. At VDD = 5 V, the drivers are capable of driving MOSFETs appropriate for a 15-A converter. The LDRV driver switches between VDD and ground, while HDRV driver is referenced to SW and switches between BOOT and SW. The drivers have non-overlapping timing that is governed by an adaptive delay circuit that minimizes body diode conduction in the synchronous rectifier.

#### Gate Drive Resistors

The TPS40042's adaptive gate delay circuitry monitors the HDRV-to-SW and LDRV-to-GND voltages to determine the state of the external MOSFET switches. Any voltage drop across an external series gate drive resistor is sensed as reduced gate voltage during turn-off and may interfere with the MOSFET timing.

**DESIGN** A resistor should never be placed in series with the synchronous rectifiers gate and the gate trace should be kept as short as practical in the layout.



#### **Total Gate Charge**

The internal voltage sensing of the external MOSFET gate voltages used by the TPS40042 to control the dead-times between turn-off and turn-on can be sensitive to large MOSFET gate charges, especially when different gate charges are used for the high-side and low-side MOSFETs. Increased gate charge increases MOSFET switching times and decreases the dead-time between the MOSFETs switching.

|        | MOSFETs with no more than 40 nC of total gate charge should be selected.   |
|--------|----------------------------------------------------------------------------|
| DESIGN | The upper switch MOSFET's gate charge should be no less than 60% of the    |
| HINT:  | synchronous rectifier's gate charge to minimize the turn-on/turn-off delay |
|        | mismatch between the high-side and low-side MOSFET.                        |

#### Synchronous Rectifier dV/dt Turn-On

As the upper switch MOSFET turns on, the switch node voltage rises from close to ground to VIN in a very short period of time (typically 10 ns to 30 ns) resulting in very high voltage spikes on the switch node. The construction of a MOSFET creates parasitic capacitances between its terminals, particularly the gate-to-drain and gate-to-source, creating a capacitive divider between the drain and source of the MOSFET with the gate at its mid-point. If the gate-to-drain charge ( $Q_{GD}$ ) is larger than the gate-to-source charge ( $Q_{GS}$ ), the capacitive divider places proportionally more charge on the gate of the MOSFET as the switch node voltage rises than is shunted to GND. In extreme cases, this can cause the synchronous rectifier gate voltage to rise above the turn on threshold voltage of the MOSFET and causes cross-conduction. This is called dV/dt turn-on. It increases power dissipation in both the high-side and the low-side MOSFET, reducing efficiency.

| DESIGN | Select a synchronous rectifier MOSFET with a $Q_{GD}$ to $Q_{GS}$ ratio of less than |
|--------|--------------------------------------------------------------------------------------|
| HINT:  | one and provide a wide, low resistance, low inductance loop in the synchronous       |
| LINI.  | rectifier gate drive circuit. (See Layout Consideration)                             |

| DESIGN | A resistor in series with the boost capacitor slows the turn on of the high-side |
|--------|----------------------------------------------------------------------------------|
| HINT:  | MOSFET, and reduces the dV/dt of the switch node. See Boost Capacitor            |
| LINI.  | Series Resistor section.                                                         |

#### **Bootstrap for N-Channel MOSFET Drive**

The PWM duty cycle is limited to a maximum of 95%, allowing the bootstrap capacitor to charge during every cycle. During each PWM OFF period, the voltage on VDD charges the bootstrap capacitor. When the PWM switch is next commanded to turn ON, the voltage used to drive the MOSFET is derived from the voltage on this capacitor. Since this is a charge transfer circuit, the value of the bootstrap capacitor must be sized such that the energy stored in the capacitor on a per cycle basis is greater then the gate charge requirement of the MOSFET being used. See the Design Example section for details.

#### **Bootstrap Capacitor Series Resistor**

Since resistors should not be placed in series with the high-side gate, it may be necessary to place a small  $1-\Omega$  to  $3-\Omega$  resistor in series with the bootstrap capacitor to control the turn-on of the main switching MOSFET and reduce the dV/dt rate of rise of the switch node voltage. A resistor placed between the BOOT pin and the bootstrap capacitor increases the series resistance during the turn-on of the high-side MOSFET, and has no effect during the high-side MOSFET's turn-off period. This prevents the TPS40042 from sensing the upper switch MOSFET's turn-off to early and reducing the upper switch MOSFET turn-off to the SR MOSFET turn-on delay timing too far.

**DESIGN** To reduce EMI, place a small  $1-\Omega$  to  $3-\Omega$  resistor in series with the boost capacitor to control the turn-on of the main switching FET.

#### External Schottky Diode for Low Input Voltage

The TPS40042 uses an internal P-channel MOSFET switch between VDD and BOOT to charge the bootstrap capacitor during synchronous rectifier conduction time. At low input voltages, a MOSFET can not be turned on

hard enough to rapidly replenish the charge required to turn on an (high gate charge) external high-side MOSFET. For this situation, an external Schottky diode between the VDD and BOOT pins may be added. While the diode carries very small average current ( $Q_G \times F_{SW}$ ) it may be required to carry several hundred mA of peak surge current. The diode should be rated for at least 500 mA of surge current. For higher input voltage applications, if a resistor is used in series with the boost capacitor, connect the diode to the junction of the resistor and capacitor to remove the added resistance from the capacitor's charge path.

| DESIGN | For low input voltages, and a high gate charge upper switch MOSFET, a small |
|--------|-----------------------------------------------------------------------------|
| HINT:  | Schottky diode should be placed from VDD to BOOT. Do not use a resistor in  |
|        | series with the boost capacitor.                                            |

#### **VDD Bypass and Filtering**

To prevent switching noise from being injected into the TPS40042 control circuitry, a ceramic capacitor (1  $\mu$ F minimum) must be placed as close to the VDD pin and GND pad as possible.

#### VDD Filter Resistor

To further limit the noise on VDD, a small  $1-\Omega$  to  $2-\Omega$  resistor may be placed between the input voltage and the VDD pin to create a small filter to VDD. The resistor should connect near the drain of the upper switch MOSFET to prevent trace IR drops from increasing the sensed voltage drop. The resistor itself should be placed close to Pin 5.

The current through the resistor includes the device's no-load switching current of 2 mA plus gate switching current. The voltage drop induced across this resistor reduces the VDD-to-SW voltage sensed by the over current protection circuitry within the device. This results with the apparent voltage drop across the upper switch MOSFET being increased, thereby decreasing the current at which protection will occur. To minimize this effect, the resistor value should be selected to yield less than a 25-mV drop.

#### Thermal Shutdown

If the junction temperature of the device reaches the thermal shutdown level, the PWM and the oscillator are turned off and HDRV and LDRV are driven off. When the junction cools to the required level, the PWM soft starts as during a normal power-up cycle.

#### Package Power Dissipation

The power dissipation in a controller is largely dependent on the MOSFET driver currents and the input voltage. The driver current is proportional to the total gate charge, Qg, of the external MOSFETs, and the operating frequency of the converter. The total power dissipation is:

$$\mathsf{P}_{\mathsf{T}} = \mathsf{V}_{\mathsf{DD}} \times \left( \mathsf{Iq} + f_{\mathsf{SW}} \times \left( \mathsf{Q}_{\mathsf{SW}} + \mathsf{Q}_{\mathsf{SR}} \right) \right)$$

where

- I<sub>Q</sub> is the quiescent operating current (neglecting drivers)
- Qg<sub>SW</sub>is the total gate charges of the upper switch MOSFET
- Qg<sub>SR</sub> is the total gate charges of the synchronous rectifier MOSFET

The maximum power capability of the PowerPad<sup>™</sup> package is dependent on the layout as well as air flow. The thermal impedance from junction-to-air assuming 2-oz. copper trace and thermal pad with solder and no air flow is detailed in Reference <sup>[5]</sup>.

(3)

#### **PCB Layout Guidelines**

A synchronous BUCK power stage has two primary current loops, the input current loop that carries high ac discontinuous current and an output current loop that carries high dc continuous current. The output current loop carries low ac inductor ripple current.



Figure 18. Synchronous BUCK Power Stage

#### **Power Component Routing**

As shown in Figure 18, the input current loop contains the input capacitors, the switching MOSFET, the inductor, the output capacitors, and the ground path back to the input capacitors. To keep this loop as small as possible, it is good practice to place some ceramic capacitance directly between the drain of the main switching MOSFET and the source of the synchronous rectifier (SR) through a power ground plane directly under the MOSFETs.

The output current loop includes the filter inductor, the output capacitors, and the ground return between the output capacitors and the source of the synchronous rectifier MOSFET. As with the input current loop, the ground return between the output capacitor ground and the source of the SR source should be routed under the inductor and MOSFETs to minimize the power loop area.

#### **Device to Power Stage Interface**

The TPS40042 uses a very fast break-before-make anti-cross conduction circuit to minimize power loss. Adding external impedance in series with the gates of the switching MOSFETs adversely affects the converter's operation and must be avoided. The loop impedance (HDRV-to-gate plus source-to-SW and LDRV-to-SR gate plus SR source-to-GND) should be kept to less than 20 nH to avoid possible cross-conduction. The HDRV and LDRV connections should widen to 20 mils as soon as possible out from the device pin.

The return for the main switching MOSFET gate drive is the SW pin of the TPS40042. The SW pin should be routed to the source of the main switching FET with at least a 20-mils wide trace as close to the HDRV trace as possible to minimize loop impedance.

The return for the SR MOSFET gate drive is the TPS40042 GND pad. The GND pad should be connected directly to the source of the SR with at least a 20-mil wide trace directly under the LDRV trace. Use a minimum of 2 parallel vias to connect the GND pad to the source of the SR if multiple layers are used.

A small, less than  $3-\Omega$  resistor may be added in series with the BOOT pin to slow the turn-on of the upper switch MOSFET, thereby reducing the rising edge slew-rate of the switch node. In turn, this reduces EMI, increases upper MOSFET OFF to SR ON dead time, and minimizes induced dV/dt turn-on of the SR when the upper switch MOSFET turns on. It is recommended customers make provisions on their boards for this resistor and not use resistors in series with MOSFET gate leads.

#### VDD Filtering

A ceramic capacitor, 1  $\mu$ F minimum, must be placed as close to the VDD pin and GND pad as possible with a 15-mil wide (or greater) trace. If used, a small series connected resistor (1  $\Omega$  to 2  $\Omega$ ) may be placed less than 100 mils from the TPS40042 between the supply input voltage and the VDD pin to further reduce switching noise on the VDD pin.

#### NOTE:

The voltage drop across this resistor affects the level at which the over-current circuit operates by filtering the sensed VDD voltage.

#### **Device Connections**

If a current limit resistor is used (COMP to GND), it must be placed within 100 mils of the COMP pin to limit noise injection into the PWM comparator. Compensation components (feedback divider, and associated error amplifier components) should be placed over a signal ground island connected to the power ground at the GND pad through a 10-mil wide trace. If multiple layers are used, connect to GND through a single via on an internal layer opposite the connection to the source of the synchronous rectifier.

#### PowerPAD<sup>™</sup> Layout

The PowerPAD<sup>™</sup> package provides low thermal impedance for heat removal from the device. The PowerPAD<sup>™</sup> derives its name and low thermal impedance from the large bonding pad on the bottom of the device. The circuit board must have an area of solder-tinned-copper underneath the package. The dimensions of this area depend on the size of the PowerPAD<sup>™</sup> package. See PCB Layout Guidelines for further information.

Thermal vias connect this area to internal or external copper planes and should have a drill diameter sufficiently small so that the via hole is effectively plugged when the barrel of the via is plated with copper. This plug is needed to prevent wicking the solder away from the interface between the package body and the solder-tinned area under the device during solder reflow. Drill diameters of 0.33 mm (13 mils) works well when 1-oz copper is plated at the surface of the board while simultaneously plating the barrel of the via. If the thermal vias are not plugged when the copper plating is performed, then a solder mask material should be used to cap the vias with a diameter equal to the via diameter plus 0.1 mm minimum. This capping prevents the solder from being wicked through the thermal vias and potentially creating a solder void under the package. Refer to PowerPAD<sup>TM</sup> Thermally Enhanced Package<sup>[2]</sup> for more information on the PowerPAD<sup>TM</sup> package.



#### **DESIGN EXAMPLES**

#### Example 1. A 5-V to 1.8-V DC-to-DC Converter Using a TPS40042

The following example illustrates the design process and component selection for a 5-V to 0.9-V DDR termination synchronous buck converter. The design goal parameters are given in the table below. A list of symbol definitions is found at the end of this section.

| Desian          | Goal        | <b>Parameters</b> |
|-----------------|-------------|-------------------|
| - • • • · · · · | <b>-u</b> . |                   |

| SYMBOL                | PARAMETER           | TEST CONDITION                                   | MIN | TYP  | MAX | UNIT            |
|-----------------------|---------------------|--------------------------------------------------|-----|------|-----|-----------------|
| V <sub>IN</sub>       | Input voltage       |                                                  | 4.5 |      | 5.5 | V               |
| V <sub>INripple</sub> | Input ripple        | I <sub>OUT</sub> = 6 A                           |     |      | 75  | mV              |
| V <sub>OUT</sub>      | Output voltage      | I <sub>OUT</sub> = 0 A, V <sub>IN</sub> = 5 V    |     | 0.9  |     | V               |
|                       | Line regulation     | V <sub>IN</sub> = 4.5 A to 5.5 V                 |     | 0.5% |     |                 |
|                       | Load regulation     | I <sub>OUT</sub> = 0 A to 6 A                    |     | 0.5% |     |                 |
| V <sub>RIPPLE</sub>   | Output ripple       | I <sub>OUT</sub> = 6 A                           |     |      | 36  | mV              |
| V <sub>TRANS</sub>    | Transient deviation | $I_{OUT} = -2 A$ to 2 A, $I_{OUT} = 2 A$ to -2 A |     | 40   |     |                 |
| I <sub>OUT</sub>      | Output current      | V <sub>IN</sub> = 4.5 V to 5.5 V                 | -6  |      | 6   | А               |
| F <sub>SW</sub>       | Switching frequency |                                                  |     | 600  |     | kHz             |
|                       | Size                |                                                  |     |      | 1   | In <sup>2</sup> |

For this example, the schematic shown in Figure 19 is used.



Figure 19. TPS40042 Sample Schematic

#### **Inductor Selection**

The inductor is typically sized for 30% peak-to-peak ripple current ( $I_{RIPPLE}$ ) Given this target ripple current, the required inductor size is calculated by:



$$L = \frac{V_{IN(max)} - V_{OUT}}{0.3 \times I_{OUT}} \times \frac{V_{OUT}}{V_{IN(max)}} \times \frac{1}{F_{SW}}$$
(4)

Solving with  $V_{IN(max)} = 5.5$  V, an inductor value of 0.69  $\mu$ H is obtained. A standard value of 0.8  $\mu$ H is selected, resulting in 1.56-A peak-peak ripple. The RMS current through the inductor is approximated by the equation:

$$I_{L(rms)} = \sqrt{\left(I_{L(avg)}\right)^{2} + \frac{1}{12}\left(I_{RIPPLE}\right)^{2}} = \sqrt{\left(I_{OUT}\right)^{2} + \frac{1}{12}\left(I_{RIPPLE}\right)^{2}}$$
(5)

Using Equation 5, the maximum RMS current in the inductor is about 6 A.

#### **Output Capacitor Selection (C8 & C9)**

The selection of the output capacitor is typically driven by the output load transient response requirement. Equation 6 and Equation 7 estimate the output capacitance required for a given output voltage transient deviation.

$$C_{OUT(min)} = \frac{I_{TRAN(max)}^{2} \times L}{\left(V_{IN(min)} - V_{OUT}\right) \times V_{TRAN} \times 2} \text{ when } V_{IN(min)} < 2 \times V_{OUT}$$
(6)

$$C_{OUT(min)} = \frac{I_{TRAN(max)}^{2} \times L}{V_{OUT} \times V_{TRAN} \times 2} \text{ when } V_{IN(min)} > 2 \times V_{OUT}$$
(7)

For this example, Equation 7 is used in calculating the minimum output capacitance.

Based on a 4-A load transient with a maximum 40-mV deviation, a minimum of 177-µF output of capacitance is required.

The output ripple is divided into two components. The first is the ripple voltage generated by inductor ripple current flowing through the output capacitor's capacitance, and the second is the voltage generated by the ripple current flowing in the output capacitor's ESR. The maximum allowable ESR is then determined by the maximum ripple voltage and is approximated by:

| ESR <sub>MAX</sub> = | V <sub>RIPPLE(total)</sub> - V <sub>RIPPLE(cap)</sub> _ | $\frac{V_{\text{RIPPLE(total)}} - \left(\frac{I_{\text{RIPPLE}}}{C_{\text{OUT}} \times F_{\text{SW}}}\right)}{$ |     |
|----------------------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----|
| LONMAX -             | I <sub>RIPPLE</sub>                                     | I <sub>RIPPLE</sub>                                                                                             | (8) |

Based on 177  $\mu$ F of capacitance, 1.56-A ripple current, 600-kHz switching frequency and a design goal of 36-mV ripple voltage, we calculate a maximum ESR of 13.6 m $\Omega$ . Two 1206, 100- $\mu$ F, 6.3-V, X5R ceramic capacitors are selected to provide significantly less than 13.6 m $\Omega$  of ESR.

#### Peak Current Rating of Inductor

With output capacitance known, it is now possible to calculate the charging current during start-up and determine the minimum saturation current rating for the inductor. The start-up charging current is approximated by:

$$I_{CHARGE} = \frac{V_{OUT} \times C_{OUT}}{T_{SS}}$$
(9)

Using the TPS40042's soft-start time of 5-ms,  $C_{OUT} = 200 \ \mu\text{F}$  and  $V_{OUT} = 0.9 \ \text{V}$ ,  $I_{CHARGE}$  is found to be 40 mA. The peak current rating of the inductor is now found by:

$$L_{L(peak)} = I_{OUT(max)} + \frac{1}{2} (I_{RIPPLE}) + I_{CHARGE}$$
(10)

The inductor requirements are summarized in the table below.

#### Copyright © 2007, Texas Instruments Incorporated



#### Inductor Requirements

| PARAMETER                        | SYMBOL               | VALUE | UNITS |
|----------------------------------|----------------------|-------|-------|
| Inductance                       | L                    | 0.8   | μH    |
| RMS current (thermal rating)     | I <sub>L(rms)</sub>  | 6.0   | А     |
| Peak current (saturation rating) | I <sub>L(peak)</sub> | 7.08  |       |

A PG0083.801, 0.8 µH is selected for its small size, low DCR and high current handling capability.

#### Input Capacitor Selection (C1 & C2)

The input voltage ripple is divided between capacitance and ESR. For this design,  $V_{RIPPLE(CAP)} = 50 \text{ mV}$  and  $V_{RIPPLE(ESR)} = 25 \text{ mV}$ . The minimum capacitance and maximum ESR are estimated by:

$$C_{IN(min)} = \frac{I_{LOAD} \times V_{OUT}}{V_{RIPPLE(cap)} \times V_{IN} \times F_{SW}}$$
(11)  

$$ESR_{MAX} = \frac{V_{RIPPLE(ESR)}}{I_{LOAD} + \frac{1}{2}(I_{RIPPLE})}$$
(12)

For this design,  $C_{IN} > 60 \ \mu$ F and ESR < 3.5 m $\Omega$ . The RMS current in the input capacitors is estimated by:

$$I_{\text{RMS(cin)}} = I_{\text{IN(rms)}} - I_{\text{IN(avg)}} = \sqrt{\left[ \left( I_{\text{OUT}} \right)^2 + \frac{1}{12} \left( I_{\text{RIPPLE}} \right)^2 \right]} \times \frac{V_{\text{OUT}}}{V_{\text{IN}}} - \frac{V_{\text{OUT}} \times I_{\text{OUT}}}{V_{\text{IN}}}$$
(13)

With  $V_{IN} = V_{IN(max)}$ , the input capacitors must support a ripple current of 1.56 A<sub>RMS</sub>. Two 1206, 100-µF, X5R ceramic capacitors with about 2-m $\Omega$  ESR and a 2-A RMS current rating are selected. It is important to check the dc bias voltage derating curves to ensure the capacitors provide sufficient capacitance at the working voltage.

#### MOSFET Switch Selection (Q1 & Q2)

The switching losses for the upper switch MOSFET are estimated by:

$$P_{G1SW} = \frac{1}{2} \times V_{IN} \times I_{OUT} \times (T_{RISE} + T_{FALL}) \times F_{SW} = V_{IN} \times I_{OUT} \times \frac{Q_{GS2\_Q1} + Q_{GD\_Q1}}{\frac{V_{DD} - V_{TH}}{R_{DRIVE}}} \times F_{SW}$$
(14)

For this design, switching losses are higher at low input voltage due to the lower gate drive current. Designing for 1 W of total losses in both MOSFETS and 20% of the total MOSFET losses in switching losses, we can estimate our maximum gate-to-drain charge for the design at:

$$Q_{GS2\_Q1} + Q_{GD\_Q1} < \frac{P_{G1SW}}{V_{IN} \times I_{OUT}} \times \frac{V_{DD} - V_t}{R_{DRIVE}} \times \frac{1}{F_{SW}}$$
(15)

For a low-gate threshold MOSFET, and the TPS40042's 5  $\Omega$  and 3  $\Omega$  drive resistances, we estimate a maximum  $Q_{GS2}+Q_{GD}$  of 10.8 nC.

The conduction losses in the upper switch MOSFET are estimated by the RMS current through the MOSFET times its  $R_{DS(on)}$ :

$$P_{\text{CON}\_Q1} = D \times \left[ \left( I_{\text{OUT}} \right)^2 + \frac{1}{12} \left( I_{\text{RIPPLE}} \right)^2 \right] \times R_{\text{DS(on)}} = \frac{V_{\text{OUT}}}{V_{\text{IN}}} \times I_{\text{L(rms)}}^2 \times R_{\text{DS(on}\_Q1)}$$
(16)

Estimating about 30% of total MOSFET losses to be high-side conduction losses, the maximum  $R_{DS(on)}$  of the high-side MOSFET can be estimated by:

$$R_{DS(on_Q1)} = \frac{P_{CON_Q1}}{I_{L(rms)}^2 \times \frac{V_{OUT}}{V_{IN}}}$$
(17)

For this design, with I<sub>L RMS</sub> = 6 A<sub>RMS</sub> and 4.5 V to 0.9 V, R<sub>DS(on Q1)</sub> is < 39 m $\Omega$  for the upper switch MOSFET.

Estimating 50% of total MOSFET losses are in the SR as conduction losses, repeat equation 14. Then calculate the maximum  $R_{DS(on)}$  of the SR by the equation:

$$R_{DS(on_Q2)} = \frac{P_{CON_Q2}}{I_{L(rms)}^2 \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)}$$

(18)

For this design  $I_{L_{RMS}}$  = 6 A at 5.5 V to 0.9 V  $R_{DS(on_{Q2})}$  < 15.9 m $\Omega$ . The table below summarizes the MOSFET requirements.

#### **MOSFET Requirements**

| PARAMETER                         | SYMBOL                                  | VALUE | UNITS |
|-----------------------------------|-----------------------------------------|-------|-------|
| High-side FET R <sub>DS(on)</sub> | R <sub>DS(on_Q1)</sub>                  | 39    | mΩ    |
| High-side FET turn-on charge      | Q <sub>GS2_Q1</sub> +Q <sub>GD_Q1</sub> | 10.8  | nC    |
| Low-side FET R <sub>DS(on)</sub>  | R <sub>DS(on_Q2)</sub>                  | 15.9  | mΩ    |

IRF7910 has an  $R_{DSON(max)}$  of **15 m** $\Omega$  at 4.5-V gate drive,  $Q_{GD}$  of 6.2 nC, and  $Q_{GS2}$  of 2 nC.

#### **Bootstrap Capacitor (C7)**

To ensure proper charging of the upper switch MOSFET gate, limit the ripple voltage on the bootstrap capacitor to < 5% of the minimum gate drive voltage of 3.0 V.

$$C_{BOOST} = \frac{20 \times Q_{GS_Q1}}{V_{IN(min)}}$$
(19)

Based on the IRF7910 MOSFET with a maximum total gate charge of 26 nC, calculate a minimum of 116 nF of capacitance. The next higher standard value of 220 nF is selected.

#### VDD Bypass Capacitor (C6)

Select a 1.0-µF ceramic bypass capacitor for VDD.

#### VDD Filter Resistor (R7)

An optional resistor in series with VDD helps filter switching noise from the device. Driving the two IRF7910 MOSFETs, with a typical total  $Q_G$  of 17 nC each, we calculate a maximum  $I_{DD}$  current of 22 mA. The result of equation 19, leads to selecting a 1- $\Omega$  resistor, and limits the voltage drop across this resistor to less than 25 mV.

$$R_{VDD} < \frac{v_{RVDD(max)}}{I_{DD}} = \frac{25 \text{ mV}}{2 \text{ mA} + (Q_{G_Q1} + Q_{G_Q2})F_{SW}}$$
(20)

#### Short Circuit Protection (R2)

The TPS40042 use the forward drop across the upper switch MOSFET during the ON time to measure the inductor current. The voltage drop across the high-side MOSFET is given by:

$$V_{CS} = I_{L(peak)} \times R_{DS(on_Q1)}$$

When  $V_{IN} = 4.5$  V to 5.5 V,  $I_{L_{PEAK}} = 7.2$ A. Using the IRF7910 MOSFET, we calculate the peak voltage drop to be 108 mV. The TPS40042's internal 3100-ppm temperature coefficient helps compensate for the MOSFET's  $R_{DS(on)}$  temperature coefficient. For this design, select the short circuit protection voltage threshold of 180 mV by selecting R2 = OPEN.

#### **REFIN Divider Resistors**

In DDR2 applications, VTT=1/2 VDDQ. A 2:1 resistor divider with R11=R12 =100-k $\Omega$  provides V<sub>REFIN</sub>. If a buffer is to be used to provide VTT\_REF, the output of the buffer should be tied to V<sub>REFIN</sub> on the TPS40042 to minimize offset from VTT\_REF to VTT.

Copyright © 2007, Texas Instruments Incorporated

(21)



#### **REFIN Bypass Capacitor**

A capacitor from VTT\_REF to GND removes VDDQ noise from the REFIN input. The capacitor is selected by Equation 22.

$$C11 = \left( \frac{\left( \left( \frac{1}{R11} \right) + \left( \frac{1}{R12} \right) \right)}{2\pi \times BW_{REFIN}} \right)$$

(22)

For a bandwidth of BW<sub>REFIN</sub> = 30 kHz, C11 calculates to 106 pF, a 100-pF ceramic capacitor is used.

#### Feedback Loop Design

To design feedback circuit, a small signal average modeling technique is employed. Further information on this technique may be found in the references.

#### Modeling the Power Stage

The peak-to-peak ramp voltage given in the Electrical Specification table allows the modulator gain to be calculated as:

$$A_{MOD} = \frac{V_{IN}}{V_{RAMP(p-p)}}$$
(23)

For this design, a modulator gain of 7.3 (17.3 dB) is calculated.

The LC filter applies a double pole at the resonance frequency:

$$F_{RES} = \frac{1}{2 \times \pi \times \sqrt{L \times C}}$$
(24)

For this design, the resonance frequency is about 11.3 kHz. Below this frequency, the power stage has the dc gain of 17.3 dB and above this frequency the power stage gain drops off at -40 dB per decade. The ESR zero is approximated by:

$$F_{ESR} = \frac{1}{2 \times \pi \times C_{OUT} \times R_{ESR}}$$
(25)

For  $C_{OUT} = 2 \times 100 \mu$ F and  $R_{ESR} = 2.5 m\Omega$   $F_{ESR} = 318$  kHz. This is greater than 1/5th the switching frequency and outside the scope of the error amplifier design. The gain of the power stage would change to -20 dB per decade above  $F_{ESR}$ . The straight line approximation the power stage gain is approximated in Figure 20.



Frequency (Log Scale)

Figure 20. Power Stage Frequency Response Straight Line Approximation



#### **Feedback Divider**

Select R8 be between 10 k $\Omega$  and 100 k $\Omega$ . For this design, select 20 k $\Omega$ . While no feedback divider is needed for the VTT tracking output (V<sub>OUT</sub> = V<sub>REFIN</sub>), R8 is necessary to provide input impedance to the error amplifier.

#### Error Amplifier Pole-Zero Selection

Place two zeros at about 80% of the resonance frequency to keep the actual resonance frequency above the two zeros over the L and C tolerance. For  $F_{RES} = 11.3$  kHz,  $F_{Z1} = 9.0$  kHz and  $F_{Z2} = 7$  kHz. Selecting the cross-over frequency ( $F_{CO}$ ) of the control loop between 3 times the LC filter resonance and 1/5th the switching frequency. For most applications 1/10th the switching frequency provides a good balance between ease of design and fast transient response.

If  $F_{ESR} < F_{CO}$ ;  $F_{P1} = (1/2) F_{CO}$  and  $F_{P2} = 2x F_{CO}$ .

If  $F_{ESR} > 2x F_{CO}$ ;  $F_{P1} = F_{CO}$  and  $F_{P2} = 4x F_{CO}$ .

For this design with  $F_{\text{SW}}$  = 600 kHz,  $F_{\text{RES}}$  = 11.3 kHz and  $F_{\text{ESR}}$  = 318 kHz.

 $F_{CO}$  = 60 kHz and since  $F_{ESR}$  > 2x  $F_{CO}$ ,  $F_{P1}$  =  $F_{CO}$  and  $F_{P2}$  = 4x  $F_{CO}$ .

Since  $F_{CO} < F_{ESR}$  the power stage gain at the desired cross-over can be approximated by:

$$A_{PS(fcc)} = A_{MOD} - 40 \times LOG\left(\frac{F_{CO}}{F_{RES}}\right)$$
(26)

 $A_{PS}(F_{CO}) = -11.7$  dB, so the error amplifier gain between the two poles should be  $10^{(11.7/20)} = 3.84$ .

If the error amplifier gain is greater than 0 dB at  $F_{SW}$ , the converter can achieve a stable bi-modal operation with duty cycles alternating between two stable values, and the output regulated with a output ripple component at (1/2)  $F_{SW}$ . To prevent this effect, check  $F_{P2}$  by the equation:

$$F_{P2(max)} = \frac{F_{SW}}{A_{MID(band)}}$$
(27)

Since  $F_{P2} > F_{P2(max)}$ , it is possible for this control loop to obtain bi-modal operation. To prevent this bi-modal operation, reduce  $F_{CO}$  and re-calculate  $A_{PC}(F_{CO})$ ,  $F_{P1}$ , and  $F_{P2(max)}$ .

Now,  $F_{CO} = 40$  kHz,  $A_{MID-BAND} = 1.48$ ,  $F_{P1} = 25$  kHz and  $F_{P2} = 100$  kHz.

The table below summarizes the error amplifier compensation network design criteria.

#### Error Amplifier Compensation Network

| PARAMETER             | SYMBOL                | VALUE | UNITS |
|-----------------------|-----------------------|-------|-------|
| First zero frequency  | F <sub>Z1</sub>       | 9     | kHz   |
| Second zero frequency | F <sub>Z2</sub>       | 9     |       |
| First pole frequency  | F <sub>P1</sub>       | 25    |       |
| Second pole frequency | F <sub>P2</sub>       | 100   |       |
| Mid-band gain         | A <sub>MID-BAND</sub> | 1.48  | V/V   |

#### Feedback Components (R3, R6, C3, C4, C5)

Approximate C5 with the formula:

$$C5 = \frac{1}{2 \times \pi \times R8 \times F_{Z2}}$$

C5 = 1000 pF (closest standard capacitor value greater than the calculated 884 pF) and approximate R6 with the formula:

$$R6 = \frac{1}{2 \times \pi \times C5 \times F_{P1}}$$
(29)

R6 = 6.34 k $\Omega$  (closest standard resistor value to calculated 6.37 k $\Omega$ ) Calculate R3 by the formula:

(28)



(30)

$$R3 = \frac{A_{MID(band)} \times (R6 \times R8)}{R6 + R8}$$

With  $A_{\text{MID}\_\text{BAND}} = 1.48$ , R6 = 6.34 k $\Omega$  and R8 = 20 k $\Omega$ , R3 = 7.15 k $\Omega$  (closest standard resistor value to calculated 7.12 k $\Omega$ ) Calculate C3 and C4 by the equations:

$$C4 = \frac{1}{2 \times \pi \times R3 \times F_{Z1}}$$

$$C3 = \frac{1}{2 \times \pi \times R3 \times F_{P2}}$$
(31)
(32)

For R3 = 7.15 k $\Omega$ , C3 = 220 pF (closest standard value to 222 pF) C4 = 2200 pF (closest standard value to 2473 pF)

Error Amplifier straight line approximation transfer function looks like Figure 21.



Frequency (Log Scale)





Copyright © 2007, Texas Instruments Incorporated





Figure 24.



#### List of Materials

| REF | QTY | DESCRIPTION                                                                       | MFR         | PART NUMBER    |
|-----|-----|-----------------------------------------------------------------------------------|-------------|----------------|
| C1  | 2   | Capacitor, ceramic, 6.3 V, X5R, 20%, 100 µF, 1210                                 | TDK         | C325X5R0J107M  |
| C3  | 1   | Capacitor, ceramic, 50 V, X7R, 20%, 220pF, 0402                                   | TDK         | C1005C01H221M  |
| C4  | 1   | Capacitor, ceramic, 50 V, X7R, 20%, 2200 pF, 0402                                 | TDK         | C1005X7R1H222M |
| C5  | 1   | Capacitor, ceramic, 50 V, X7R, 20%, 1000 pF, 0402                                 | TDK         | C1005X7R1H102M |
| C6  | 1   | Capacitor, ceramic, 6.3 V, X5R, 20%, 1.0 µF, 0402                                 | TDK         | C1005X7R0J105M |
| C7  | 1   | Capacitor, ceramic, 6.3 V, X5R, 20%, 0.22 µF, 0402                                | TDK         | C1005X7R0J224M |
| C8  | 2   | Capacitor, ceramic, 6.3 V, X5R, 20%, 100 µF, 1210                                 | TDK         | C3225X5R0J107M |
| C10 | 1   | Capacitor, ceramic, 6.3 V, X5R, 20%, 1.0 $\mu\text{F},$ 0402                      | TDK         | C1005X7R0J105M |
| C11 | 1   | Capacitor, ceramic, 50 V, X7R, 20%, 100pF, 0402                                   | TDK         | C1005C01H101M  |
| L1  | 1   | Inductor, SMT, 0.8 $\mu\text{H},$ 12 A, 6.6 m $\Omega,$ ED1514, 0.268 x 0.268     | Pulse       | PG0083.801     |
| Q2  | 1   | MOSFET, dual N-channel, 20 V, 6.6 A, 29 m $\Omega,$ 1.0 $\mu H,$ SO8              | IR          | IRF7910        |
| R3  | 1   | Resistor, chip, 1/16 W, 1%, 7.15 kΩ, 0402                                         | Std         | Std            |
| R6  | 1   | Resistor, chip, k 1/1 W, 1%, 6.34 kΩ, 0402                                        | Std         | Std            |
| R7  | 1   | Resistor, chip, k, 1/16 W, 1%, 1.0 Ω, 0402                                        | Std         | Std            |
| R8  | 1   | Resistor, chip, k 1/16 W, 1%, 20 kΩ, 0402                                         | Std         | Std            |
| R11 | 1   | Resistor, chip, 100 kΩ, 1/16 W, 1%, 100 kΩ, 0402                                  | Std         | Std            |
| R12 | 1   | Resistor, chip, 100 kΩ, 1/16 W, 1%, 100 kΩ, 0402                                  | Std         | Std            |
| U1  | 1   | Device, Low Voltage DC to DC Synchronous Buck Controller,<br>TPS40042DRC, SON-10P | TPS40042DRC | ТІ             |
|     | ·   | Active High Enable Circuit                                                        |             |                |
| R1  | 1   | Resistor, chip, 100 kΩ, 1/16 W, 1%, 100 kΩ, 0402                                  | Std         | Std            |
| Q1  | 1   | Mosfet, N-channel, VDS 60 V, RDS 2 Ω, ID 115 mA, 2N7002W, SOT-323 (SC-70)         | Diodes Inc  | 2N7002W-7      |

## TPS40042

#### SLUS777-NOVEMBER 2007

## **Definition of Symbols**

| SYMBOL                  | DESCRIPTION                                                                                                                              |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>IN(max)</sub>    | Maximum operating input voltage                                                                                                          |
| V <sub>IN(min)</sub>    | Minimum operating input voltage                                                                                                          |
| VINRIPPLE               | Peak-to-peak ac ripple voltage on V <sub>IN</sub>                                                                                        |
| V <sub>OUT</sub>        | Target output voltage                                                                                                                    |
| VOUTRIPPLE              | Peak-to-peak ac ripple voltage on V <sub>OUT</sub>                                                                                       |
| I <sub>OUT(max)</sub>   | Maximum operating load current                                                                                                           |
| I <sub>RIPPLE</sub>     | Peak-to-peak ripple current through the output filter inductor                                                                           |
| I <sub>L_PEAK</sub>     | Peak ripple current through the output filter inductor                                                                                   |
| I <sub>L_RMS</sub>      | Root mean squared current through the output filter inductor                                                                             |
| I <sub>RMS_CIN</sub>    | Root mean squared current in input capacitor                                                                                             |
| F <sub>SW</sub>         | Switching frequency                                                                                                                      |
| F <sub>CO</sub>         | Desired control loop cross-over frequency                                                                                                |
| A <sub>MOD</sub>        | Low frequency gain of the pulse width modulator                                                                                          |
| V <sub>CONTROL</sub>    | PWM control voltage (error amplifier output voltage - V <sub>COMP</sub> )                                                                |
| F <sub>RES</sub>        | L-C filter resonant frequency                                                                                                            |
| F <sub>ESR</sub>        | Output capacitors' ESR zero frequency                                                                                                    |
| F <sub>P1</sub>         | First pole frequency in error amplifier compensation                                                                                     |
| F <sub>P2</sub>         | Second pole frequency in error amplifier compensation                                                                                    |
| F <sub>Z1</sub>         | First zero frequency in error amplifier compensation                                                                                     |
| F <sub>Z2</sub>         | Second pole frequency in error amplifier compensation                                                                                    |
| Q <sub>G1_Q1</sub>      | Total gate charge of upper switch MOSFET                                                                                                 |
| Q <sub>G2_Q2</sub>      | Total gate charge of synchronous rectifier MOSFET                                                                                        |
| R <sub>DS(on_Q1)</sub>  | "ON" drain-to-source resistance of upper switch MOSFET                                                                                   |
| R <sub>DS(on_Q2)</sub>  | "ON" drain-to-source resistance of synchronous rectifier MOSEFT                                                                          |
| P <sub>CON_Q1</sub>     | Conduction losses in upper switch MOSFET                                                                                                 |
| P <sub>SW_Q1</sub>      | Switching losses in upper switch MOSFET                                                                                                  |
| P <sub>CON_Q2</sub>     | Conduction losses in synchronous rectifier MOSFET                                                                                        |
| Q <sub>GD_Q1</sub>      | Gate-to-drain charge of upper switch MOSFET                                                                                              |
| Q <sub>GS2_Q1</sub>     | Post threshold gate-to-source charge of the upper switch MOSFET. (Estimate from $Q_G$ vs. $V_{GS}$ if not provided in MOSFET data sheet) |
| V <sub>FB</sub>         | Internal reference voltage as measured on FB pin.                                                                                        |
| V <sub>RAMP_slope</sub> | Slope of internal PWM ramp                                                                                                               |
| A <sub>PS(Fco)</sub>    | V <sub>COMP</sub> to V <sub>OUT</sub> gain at desired loop cross-over frequency. (dB)                                                    |
| A <sub>MID-BAND</sub>   | V <sub>OUT</sub> to V <sub>COMP</sub> gain at desired loop cross-over frequency (V/V)                                                    |
| BW <sub>REFIN</sub>     | Desired frequency bandwidth of the REFIN input.                                                                                          |



#### ADDITIONAL REFERENCES

#### **Related Parts**

The following parts have characteristics similar to the TPS40042 and may be of interest.

# DEVICE DESCRIPTION TPS40007/9 Low Voltage Synchronous Buck Controller with Predictive Gate Drive<sup>®</sup> TPS40021 Full Featured Low Voltage Synchronous Buck Controller with Predictive Gate Drive<sup>®</sup> TPS40040/1 Low Voltage Synchronous Buck Controller

**Related Parts** 

#### References

These references may be found on the web at www.power.ti.com under Technical Documents. Many design tools and links to additional references, including design software, may also be found at www.power.ti.com

- 1. Under The Hood Of Low Voltage DC/DC Converters, SEM1500 Topic 5, 2002 Seminar Series
- 2. Understanding Buck Power Stages in Switchmode Power Supplies, SLVA057, March 1999
- 3. Design and Application Guide for High Speed MOSFET Gate Drive Circuits, SEM 1400, 2001 Seminar Series
- 4. Designing Stable Control Loops, SEM 1400, 2001 Seminar Series
- 5. Additional PowerPAD<sup>™</sup> information may be found in Applications Briefs SLMA002 and SLMA004
- 6. QFN/SON PCB Attachment, Texas Instruments Literature Number SLUA271, June 2002

#### Package Outline and Recommended PCB Footprint

The following pages outline the mechanical dimensions of the DRC package and provide recommendations for PCB layout footpring.



10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                     |              |                         |         |
| TPS40042DRCR     | ACTIVE        | VSON         | DRC                | 10   | 3000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | 0042                    | Samples |
| TPS40042DRCT     | ACTIVE        | VSON         | DRC                | 10   | 250            | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | 0042                    | Samples |
| TPS40042DRCTG4   | ACTIVE        | VSON         | DRC                | 10   | 250            | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | 0042                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



www.ti.com

## PACKAGE OPTION ADDENDUM

10-Dec-2020

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS40042DRCR                | VSON            | DRC                | 10 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS40042DRCT                | VSON            | DRC                | 10 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

16-Oct-2020



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS40042DRCR | VSON         | DRC             | 10   | 3000 | 853.0       | 449.0      | 35.0        |
| TPS40042DRCT | VSON         | DRC             | 10   | 250  | 210.0       | 185.0      | 35.0        |

## **DRC 10**

3 x 3, 0.5 mm pitch

## **GENERIC PACKAGE VIEW**

## VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





## **DRC0010J**



## **PACKAGE OUTLINE**

## VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



## DRC0010J

## **EXAMPLE BOARD LAYOUT**

#### VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## DRC0010J

## **EXAMPLE STENCIL DESIGN**

## VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated