











LM5143-Q1

ZHCSIY8B - OCTOBER 2018-REVISED OCTOBER 2019

# LM5143-Q1 3.5V 至 65V 低 IQ、双路、同步降压直流/直流控制器

# 1 特性

- 符合面向汽车 应用的 AEC-Q100 标准:
  - 器件温度等级 1: -40°C 至 +125°C 的环境工作 温度范围
- 多功能同步降压直流/直流控制器
  - 宽输入电压范围为 3.5V 至 65V
  - 1% 精度、3.3V/5V 固定电压或 0.6V 至 55V 可 调输出电压
  - 150°C 最大结温
  - 关断模式电流: 4µA (典型值)
  - 空载待机电流: 15µA(典型值)
- 两个交错式同步降压通道
  - 双通道或单输出多相
  - 65ns t<sub>ON(min)</sub>,可实现高 V<sub>IN</sub>/V<sub>OUT</sub> 比
  - 60ns t<sub>OFF(min)</sub>,可实现低压降
- 开关频率范围为 100kHz 至 2.2MHz
  - 同步输入和同步输出功能
- 固有保护 特性,可实现稳健设计
  - 断续模式过流保护
  - 独立的使能和 PGOOD 功能
  - VCC、VDDA 和栅极驱动 UVLO 保护
  - 具有迟滞功能的热关断保护
- 进行了优化,可满足超低 EMI 要求
  - 由压摆率控制的自适应栅极驱动器
  - 扩频频谱可降低峰值发射
  - 符合 CISPR 25 5 类 标准
- 具有可湿性侧面引脚的 VQFNP-40 封装
- 使用 LM5143-Q1 并借助 WEBENCH® 电源设计器

创建定制设计

# 2 应用

- 汽车电子系统
- 信息娱乐系统、仪表组、ADAS
- 高电压电池供电系统

# 3 说明

LM5143-Q1 是 65V 同步降压直流/直流控制器,适用于高电流单路或双路输出。该器件采用交错式可堆叠峰值电流模式控制架构,可实现简单环路补偿、快速瞬态响应、优异的负载和线路调节能力,并可通过用于高输出电流的并联相位实现精确的电流共享。65ns 的高侧开关最短导通时间有助于获得大降压比,支持从12V、24V 或 48V 汽车输入到低电压轨的直接降压转换,从而降低系统复杂性和解决方案成本。LM5143-Q1 在输入电压突降至 3.5V 时,仍能根据需要以接近100% 的占空比继续工作。

使用电感器 DCR 检测电流可实现最高效率,也可使用分流电阻器检测以实现高精度。15µA 空载静态电流及稳压输出电压可延长电池供电系统的工作运行时间。利用开关稳压器的输出或其他可用电源为 LM5143-Q1 供电,可实现更低的输入静态电流和功率损耗。

# 器件信息(1)

| 器件型号      | 封装         | 封装尺寸 (标称值)      |
|-----------|------------|-----------------|
| LM5143-Q1 | VQFNP (40) | 6.00mm × 6.00mm |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。

#### 高效的双路降压稳压器





|   |                                      | 目录 |    |                                |           |
|---|--------------------------------------|----|----|--------------------------------|-----------|
| 1 | 特性1                                  |    |    | 8.3 Feature Description        |           |
| 2 | 应用1                                  |    |    | 8.4 Device Functional Modes    |           |
| 3 | 说明1                                  | 9  | 9  | Application and Implementation | 33        |
| 4 | 修订历史记录 2                             |    |    | 9.1 Application Information    |           |
| 5 | 说明 (续)                               |    |    | 9.2 Typical Applications       | 40        |
| 6 | Pin Configuration and Functions 4    | •  | 10 | Power Supply Recommendations   | 50        |
| • | 6.1 Wettable Flanks                  |    | 11 | Layout                         |           |
| 7 | Specifications7                      |    |    | 11.1 Layout Guidelines         | <u>51</u> |
| - | 7.1 Absolute Maximum Ratings         |    |    | 11.2 Layout Example            | <u>53</u> |
|   | 7.2 ESD Ratings                      | •  | 12 | 器件和文档支持                        | <u>55</u> |
|   | 7.3 Recommended Operating Conditions |    |    | 12.1 器件支持                      | <u>55</u> |
|   | 7.4 Thermal Information              |    |    | 12.2 文档支持                      | <u>55</u> |
|   | 7.5 Electrical Characteristics       |    |    | 12.3 接收文档更新通知                  | <u>56</u> |
|   | 7.6 Switching Characteristics        |    |    | 12.4 支持资源                      | <u>56</u> |
|   | 7.7 Typical Characteristics          |    |    | 12.5 商标                        | <u>56</u> |
| 8 | Detailed Description 17              |    |    | 12.6 静电放电警告                    | <u>56</u> |
| - | 8.1 Overview                         |    |    | 12.7 Glossary                  | <u>56</u> |
|   | 8.2 Functional Block Diagram         | •  | 13 | 机械、封装和可订购信息                    | 56        |

# 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

| Changes from Revision A (May 2019) to Revision B |                        |   |  |  |  |  |
|--------------------------------------------------|------------------------|---|--|--|--|--|
| •                                                | 将器件状态从"预告信息"更改成了"生产数据" | 1 |  |  |  |  |



## 5 说明 (续)

包含多项 功能, 能够轻松满足 CISPR 25 和汽车 EMI 要求。具有可调节压摆率控制功能的自适应定时高电流 MOSFET 栅极驱动器可在开关切换期间最大限度地减少体二极管导通,从而降低在以高输入电压和高开关频率时的开关损耗并提高热性能和 EMI 性能。为了降低输入电容器纹波电流和 EMI 滤波器尺寸,对两个输出提供 180°交错运行方式。90° 异相时钟输出适用于级联、多通道或多相功率级。高达 2.2MHz 的通过电阻器调节的开关频率可同步至高达 2.5MHz 的外部时钟源,以消除噪声敏感 应用中的拍频。可选三角扩频调制,能够进一步改善 EMI 信号。

此外 , LM5143-Q1 的其他特性包括 150°C 最大工作结温、可在轻负载条件下降低电流消耗的用户可选二极管仿真功能、可配置软启动功能、用于故障报告和输出监控的开漏电源正常标志、独立的使能端输入、单调启动至预偏置负载、集成 VCC 偏置电源稳压器、可编程间断模式过载保护和带自动恢复功能的热关断保护。

LM5143-Q1 控制器采用 6mm × 6mm 热增强型 40 引脚 VQFNP 封装,该封装具有可湿性侧面引脚,可在生产期间进行光学检测。



# 6 Pin Configuration and Functions

RWG Package 40-Pin VQFNP with Wettable Flanks Top View



Connect Exposed Pad on bottom to AGND and PGND on the PCB.



# **Pin Functions**

|        | PIN   | UC (1)             | DECORPTION                                                                                                                                                                                                                                                                                                       |
|--------|-------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO.    | NAME  | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                      |
| 1      | SS2   | ı                  | Channel 2 soft-start programming pin. An external ceramic capacitor and an internal 20- $\mu$ A current source set the ramp rate of the internal error amplifier reference during soft start. Pulling SS2 below 150 mV turns off the channel 2 gate driver outputs, but all the other functions remain active.   |
| 2      | COMP2 | 0                  | Output of the channel 2 transconductance error amplifier. COMP2 is high impedance in interleave or slave mode.                                                                                                                                                                                                   |
| 3      | FB2   | I                  | Feedback input of channel 2. Connect FB2 to VDDA for a 3.3-V output or connect FB2 to AGND for a fixed 5-V output. A resistive divider from VOUT2 to FB2 sets the output voltage level between 0.6 V and 55 V. The regulation threshold at FB2 is 0.6 V.                                                         |
| 4      | CS2   | I                  | Channel 2 current sense amplifier input. Connect CS2 to the inductor side of the external current sense resistor (or to the relevant sense capacitor terminal if inductor DCR current sensing is used) using a low-current Kelvin connection.                                                                    |
| 5      | VOUT2 | I                  | Output voltage sense and the current sense amplifier input of channel 2. Connect VOUT2 to the output side of the channel 2 current sense resistor (or to the relevant sense capacitor terminal if inductor DCR current sensing is used).                                                                         |
| 6      | VCCX  | Р                  | Optional input for an external bias supply. If $V_{VCCX} > 4.3 \text{ V}$ , VCCX is internally connected to VCC and the internal VCC regulator is disabled. Connect a ceramic capacitor between VCCX and PGND.                                                                                                   |
| 7      | PG2   | 0                  | An open-collector output which goes low if VOUT2 is outside a specified regulation window.                                                                                                                                                                                                                       |
| 8      | HOL2  | 0                  | Channel 2 high-side gate driver turnoff output.                                                                                                                                                                                                                                                                  |
| 9      | HO2   | 0                  | Channel 2 high-side gate driver turnon output.                                                                                                                                                                                                                                                                   |
| 10     | SW2   | Р                  | Switching node of the channel 2 buck regulator. Connect to the bootstrap capacitor, the source terminal of the high-side MOSFET, and the drain terminal of the low-side MOSFET.                                                                                                                                  |
| 11     | HB2   | Р                  | Channel 2 high-side driver supply for bootstrap gate drive                                                                                                                                                                                                                                                       |
| 12     | LOL2  | 0                  | Channel 2 low-side gate driver turnoff output                                                                                                                                                                                                                                                                    |
| 13     | LO2   | 0                  | Channel 2 low-side gate driver turnon output                                                                                                                                                                                                                                                                     |
| 14     | PGND2 | G                  | Power ground connection pin for low-side NMOS gate driver                                                                                                                                                                                                                                                        |
| 15, 16 | VCC   | Р                  | VCC bias supply pin. Pins 15 and 16 must to be connected together on the PCB. Connect ceramic capacitors between VCC and PGND1 and between VCC and PGND2.                                                                                                                                                        |
| 17     | PGND1 | G                  | Power ground connection pin for low-side NMOS gate driver                                                                                                                                                                                                                                                        |
| 18     | LO1   | 0                  | Channel 1 low-side gate driver turnon output                                                                                                                                                                                                                                                                     |
| 19     | LOL1  | 0                  | Channel 1 low-side gate driver turnoff output                                                                                                                                                                                                                                                                    |
| 20     | HB1   | Р                  | Channel 1 high-side driver supply for bootstrap gate drive                                                                                                                                                                                                                                                       |
| 21     | SW1   | Р                  | Switching node of the channel 1 buck regulator. Connect to the channel 1 bootstrap capacitor, the source terminal of the high-side MOSFET and the drain terminal of the low-side MOSFET.                                                                                                                         |
| 22     | HO1   | 0                  | Channel 1 high-side gate driver turnon output                                                                                                                                                                                                                                                                    |
| 23     | HOL1  | 0                  | Channel 1 high-side gate driver turnoff output                                                                                                                                                                                                                                                                   |
| 24     | PG1   | 0                  | An open-collector output that goes low if VOUT1 is outside a specified regulation window.                                                                                                                                                                                                                        |
| 25     | VIN   | Р                  | Supply voltage input source for the VCC regulators.                                                                                                                                                                                                                                                              |
| 26     | VOUT1 | I                  | Output voltage sense and the current sense amplifier input of channel 1. Connect VOUT1 to the output side of the channel 1 current sense resistor (or to the relevant sense capacitor terminal if inductor DCR current sensing is used).                                                                         |
| 27     | CS1   | I                  | Channel 1 current sense amplifier input. Connect CS1 to the inductor side of the external current sense resistor (or to the relevant sense capacitor terminal if inductor DCR current sensing is used) using a low-current Kelvin connection.                                                                    |
| 28     | FB1   | I                  | Feedback input of channel 1. Connect the FB1 pin to VDDA for a 3.3-V output or connect FB1 to AGND for a 5-V output. A resistive divider from VOUT1 to FB1 sets the output voltage level between 0.6 V and 55 V. The regulation threshold at FB1 is 0.6 V.                                                       |
| 29     | COMP1 | 0                  | Output of the channel 1 transconductance error amplifier (EA)                                                                                                                                                                                                                                                    |
| 30     | SS1   | I                  | Channel 1 soft-start programming pin. An external capacitor and an internal 20-µA current source set the ramp rate of the internal error amplifier reference during soft start. Pulling the SS1 voltage below 150 mV turns off the channel 1 gate driver outputs, but the all the other functions remain active. |
| 31     | EN1   | I                  | An active high input (VOH > 2 V) enables Output 1. If Outputs 1 and 2 are disabled, the LM5143-Q1 is in shutdown mode unless a SYNC signal is present at DEMB. EN1 must never be floating.                                                                                                                       |



#### Pin Functions (continued)

|     | PIN     | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|---------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME    | 1/01.7             | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 32  | RES     | 0                  | Restart timer pin. An external capacitor configures the hiccup-mode current limiting. A capacitor at the RES pin determines the time the controller remains off before automatically restarting in hiccup mode. The two regulator channels operate independently. One channel can operate in normal mode while the other is in hiccup-mode overload protection. The hiccup mode commences when either channel experiences 512 consecutive PWM cycles with cycle-by-cycle current limiting. Connect RES to VDDA during power-up to disable hiccup-mode protection. |
| 33  | DEMB    | I                  | Diode Emulation pin. Connect DEMB to AGND to enable diode emulation mode. Connect DEMB to VDDA to operate the LM5143-Q1 in forced PWM (FPWM) mode with continuous conduction at light loads. DEMB can also be used as a synchronization input to synchronize the internal oscillator to an external clock.                                                                                                                                                                                                                                                        |
| 34  | MODE    | I                  | Connect MODE to AGND or VDDA for dual-output or interleaved single-output operation, respectively. This also configures the LM5143-Q1 with an EA transconductance of 1200 $\mu$ S. Connecting a 10-k $\Omega$ resistor between MODE and AGND sets the LM5143-Q1 for dual-output operation with an ultra-low I $_{\rm Q}$ mode and an EA transconductance of 60 $\mu$ S.                                                                                                                                                                                           |
| 35  | AGND    | G                  | Analog ground connection. Ground return for the internal voltage reference and analog circuits                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 36  | VDDA    | 0                  | Internal analog bias regulator output. Connect a ceramic decoupling capacitor from VDDA to AGND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 37  | RT      | I                  | Frequency programming pin. A resistor from RT to AGND sets the oscillator frequency between 100 kHz and 2.2 MHz.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 38  | DITH    | I                  | A capacitor connected between the DITH pin and AGND is charged and discharged with a 20-µA current source. If dithering is enabled, the voltage on the DITH pin ramps up and down modulating the oscillator frequency between –5% and +5% of the internal oscillator. Connecting DITH to VDDA during power-up disables the dither feature. DITH is ignored if an external synchronization clock is used.                                                                                                                                                          |
| 39  | SYNCOUT | 0                  | SYNCOUT is a logic level signal with a rising edge approximately 90° lagging HO2 (or 90° leading HO1). When the SYNCOUT signal is used to synchronize a second LM5143-Q1 controller, all phases are 90° out of phase.                                                                                                                                                                                                                                                                                                                                             |
| 40  | EN2     | I                  | An active high input (VOH > 2 V) enables Output 2. If Outputs 1 and 2 are disabled, the LM5143-Q1 is in shutdown mode unless a SYNC signal is present on DEMB. EN2 must never be floating.                                                                                                                                                                                                                                                                                                                                                                        |

#### 6.1 Wettable Flanks

100% automated visual inspection (AVI) post-assembly is typically required to meet requirements for high reliability and robustness. Standard quad-flat no-lead (QFN) packages do not have solderable or exposed pins and terminals that are easily viewed. It is therefore difficult to visually determine whether or not the package is successfully soldered onto the printed-circuit board (PCB). The wettable-flank process was developed to resolve the issue of side-lead wetting of leadless packaging. The LM5143-Q1 is assembled using a 40-pin VQFNP package with wettable flanks to provide a visual indicator of solderability, which reduces the inspection time and manufacturing costs.



# 7 Specifications

# 7.1 Absolute Maximum Ratings

Over the recommended operating junction temperature range of -40°C to 150°C (unless otherwise noted)(1)

|                             |                                                                    | MIN  | MAX              | UNIT |
|-----------------------------|--------------------------------------------------------------------|------|------------------|------|
|                             | VIN to PGND                                                        | -0.3 | 70               |      |
|                             | SW1, SW2 to PGND                                                   | -0.3 | 70               |      |
|                             | SW1, SW2 to PGND (20-ns transient)                                 | -5   |                  |      |
| Input voltage  PGND to AGND | HB1 to SW1, HB2 to SW2                                             | -0.3 | 6.5              |      |
|                             | HB1 to SW1, HB2 to SW2 (20-ns transient)                           | -5   |                  |      |
|                             | HO1 to SW1, HOL1 to SW1, HO2 to SW2, HOL2 to SW2                   | -0.3 | $V_{HB} + 0.3$   |      |
| Input voltage               | HO1 to SW1, HOL1 to SW1, HO2 to SW2, HOL2 to SW2 (20-ns transient) | -5   |                  | V    |
| input voitage               | LO1, LOL1, LO2, LOL2 to PGND                                       | -0.3 | $V_{VCC} + 0.3$  | V    |
|                             | LO1, LOL1, LO2, LOL2 to PGND (20-ns transient)                     | -1.5 | $V_{VCC} + 0.3$  |      |
|                             | SS1, SS2, COMP1, COMP2, RES, RT, DITH to AGND                      | -0.3 | $V_{VDDA} + 0.3$ |      |
|                             | EN1, EN2 to PGND                                                   | -0.3 | 70               |      |
|                             | VCC, VCCX, VDDA, PG1, PG2, DEMB, FB1, FB2 to AGND                  | -0.3 | 6.5              |      |
|                             | VOUT1, VOUT2, CS1, CS2                                             | -0.3 | 60               |      |
|                             | VOUT1 to CS1, VOUT2 to CS2                                         | -0.3 | 0.3              |      |
|                             |                                                                    | -0.3 | 0.3              | V    |
| Operating junc              | tion temperature, T <sub>J</sub>                                   | -40  | 150              | °C   |
| Storage tempe               | erature, T <sub>stg</sub>                                          | -40  | 150              | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 7.2 ESD Ratings

|                    |                                                                                        |                                              |             | VALUE | UNIT |
|--------------------|----------------------------------------------------------------------------------------|----------------------------------------------|-------------|-------|------|
|                    | Human body model (HBM), per AEC-Q100-002 <sup>(1)</sup> HBM ESD Classification Level 2 |                                              |             | ±2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge                                                                | Charge device model (CDM), per AEC-Q100-011, | Corner pins | ±750  | V    |
|                    |                                                                                        | CDM ESD Classification Level C4B             | Other pins  | ±500  | V    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification

# 7.3 Recommended Operating Conditions

Over the recommended operating junction temperature range of -40°C to 150°C (unless otherwise noted).

|                 |                                |                                                               | MIN  | NOM | MAX            | UNIT |
|-----------------|--------------------------------|---------------------------------------------------------------|------|-----|----------------|------|
|                 |                                | VIN to PGND                                                   | -0.3 |     | 65             |      |
|                 |                                | SW1, SW2 to PGND                                              | -0.3 |     | 65             |      |
|                 |                                | HB1 to SW1, HB2 to SW2                                        | -0.3 | 5   | 5.25           |      |
|                 |                                | HO1 to SW1, HOL1 to SW1, HO2 to SW2, HOL2 to SW2              | -0.3 |     | $V_{HB} + 0.3$ |      |
| V <sub>IN</sub> | Input voltage                  | LO1, LOL1, LO2, LOL2 to PGND                                  | -0.3 | 5   | 5.25           |      |
| VIIN            | range                          | FB1, FB2, SS1, SS2, COMP1, COMP2, RES, DEMB, RT, DITH to AGND | -0.3 |     | 5.25           | 5 V  |
|                 |                                | EN1, EN2 to PGND                                              | -0.3 |     | 65             |      |
|                 |                                | VCC, VCCX, VDDA to PGND                                       | -0.3 | 5   | 5.25           |      |
|                 |                                | VOUT1, VOUT2, CS1, CS2 to PGND                                | -0.3 |     | 55             |      |
|                 | PGND to AGND                   |                                                               | -0.3 |     | 0.3            |      |
| TJ              | Operating junction temperature |                                                               | -40  |     | 150            | °C   |



#### 7.4 Thermal Information

|                      |                                              | LM5143-Q1   |      |
|----------------------|----------------------------------------------|-------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | RWG (VQFNP) | UNIT |
|                      |                                              | 40 PINS     |      |
| $R_{\Theta JA}$      | Junction-to-ambient thermal resistance       | 34.8        | °C/W |
| $R_{\Theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 22.8        | °C/W |
| $R_{\Theta JB}$      | Junction-to-board thermal resistance         | 9.5         | °C/W |
| $R_{\Theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 1.3         | °C/W |
| $\Psi_{JB}$          | Junction-to-board characterization parameter | 9.4         | °C/W |
| $\Psi_{JT}$          | Junction-to-top characterization parameter   | 0.3         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

## 7.5 Electrical Characteristics

Over the recommended operating junction temperature range of  $-40^{\circ}$ C to 150°C (unless otherwise noted), Typical values correspond to T<sub>J</sub> = 25°C, V<sub>VIN</sub> = 12 V, V<sub>VCCX</sub> = 5 V, V<sub>VOUT1</sub> = 3.3 V, V<sub>VOUT2</sub> = 5 V, V<sub>EN1</sub> = V<sub>EN2</sub> = 5 V, R<sub>RT</sub> = 10 k $\Omega$ , F<sub>SW</sub> = 2.2 MHz, no-load on the drive outputs (HO1, HOL1, LO1, LOL1, HO2, HOL2, LO2 and LOL2).

|                        | PARAMETER                                                 | TEST CONDITIONS                                                                                                                                                                         | MIN  | TYP  | MAX  | UNIT |
|------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| INPUT VOLT             | ΓAGE (VIN)                                                |                                                                                                                                                                                         |      |      |      |      |
| I <sub>SHUTDOWN</sub>  | Shutdown mode current                                     | V <sub>IN</sub> = 12 V, V <sub>EN1</sub> = V <sub>EN2</sub> = 0 V                                                                                                                       |      | 3.3  | 7    | μA   |
| I <sub>STANDBY1</sub>  | Standby current, channel 1                                | $V_{IN}$ = 12 V, $V_{EN1}$ = 5 V, $V_{EN2}$ = 0 V, $V_{VOUT1}$ = 3.3 V, in regulation, no-load, not switching, DEMB = MODE = GND                                                        |      | 24   | 31   | μA   |
| I <sub>STANDBY2</sub>  | Standby current, channel 2                                | $V_{IN}$ = 12 V, $V_{EN1}$ = 0 V, $V_{EN2}$ = 5 V, $V_{VOUT2}$ = 5 V, in regulation, no-load, not switching, DEMB = MODE = AGND                                                         |      | 25   | 43   | μΑ   |
| I <sub>STANDBY3</sub>  | Standby current, channel 1, ultra-low I <sub>Q</sub> mode | $V_{\text{IN}}$ = 12 V, $V_{\text{EN1}}$ = 5 V, $V_{\text{EN2}}$ = 0 V, $V_{\text{VOUT1}}$ = 3.3 V, in regulation, no-load, not switching, DEMB = GND, $R_{\text{MODE}}$ = 10 kΩ to GND |      | 15   | 21   | μΑ   |
| I <sub>STANDBY4</sub>  | Standby current, channel 2, ultra-low I <sub>Q</sub> mode | $V_{IN}$ = 12 V, $V_{EN1}$ = 0 V, $V_{EN2}$ = 5 V, $V_{VOUT2}$ = 5 V, in regulation, no-load, not switching, DEMB = GND, $R_{MODE}$ = 10 kΩ to AGND                                     |      | 21   | 33   | μΑ   |
| BIAS REGU              | LATOR (VCC)                                               |                                                                                                                                                                                         | ·    |      |      |      |
| V <sub>VCC-REG</sub>   | VCC regulation voltage                                    | $V_{VIN}$ = 12 V, $I_{VCC}$ = 100 mA, $V_{VCCX}$ = 0 V                                                                                                                                  | 4.7  | 5    | 5.3  | V    |
| V <sub>CC-UVLO</sub>   | VCC UVLO rising threshold                                 | V <sub>VCC</sub> rising                                                                                                                                                                 | 3.2  | 3.3  | 3.4  | V    |
| V <sub>VCC-HYST</sub>  | VCC UVLO hysteresis                                       |                                                                                                                                                                                         | ·    | 175  |      | mV   |
| I <sub>VCC-LIM</sub>   | VCC sourcing current limit                                |                                                                                                                                                                                         | ·    | -250 |      | mA   |
| ANALOG BI              | AS (VDDA)                                                 |                                                                                                                                                                                         |      |      |      |      |
| V <sub>VDDA-REG</sub>  | VDDA regulation voltage                                   |                                                                                                                                                                                         | 4.75 | 5    | 5.25 | V    |
| V <sub>VDDA-UVLO</sub> | VDDA UVLO rising threshold                                | V <sub>VCC</sub> rising, V <sub>VCCX</sub> = 0 V                                                                                                                                        | 3.1  | 3.2  | 3.3  | V    |
| V <sub>VDDA-HYST</sub> | VDDA UVLO hysteresis                                      | V <sub>VCCX</sub> = 0 V                                                                                                                                                                 |      | 90   |      | mV   |
| R <sub>VDDA</sub>      | VDDA resistance                                           | V <sub>VCCX</sub> = 0 V                                                                                                                                                                 |      | 20   |      | Ω    |
| EXTERNAL               | BIAS (VCCX)                                               |                                                                                                                                                                                         | ·    |      |      |      |
| V <sub>VCCX-ON</sub>   | VCCX <sub>(ON)</sub> rising threshold                     |                                                                                                                                                                                         | 4.1  | 4.3  | 4.4  | V    |
| R <sub>VCCX</sub>      | VCCX resistance                                           | V <sub>VCCX</sub> = 5 V                                                                                                                                                                 |      | 1.3  |      | Ω    |
| V <sub>VCCX-HYST</sub> | VCCX hysteresis voltage                                   |                                                                                                                                                                                         |      | 130  |      | mV   |
| CURRENT L              | IMIT (CS1, CS2)                                           |                                                                                                                                                                                         |      |      |      |      |
| V <sub>CS1</sub>       | Current limit threshold 1                                 | Measured from CS1 to VOUT1                                                                                                                                                              | 66   | 73   | 80   | mV   |
| V <sub>CS2</sub>       | Current limit threshold 2                                 | Measured from CS2 to VOUT2                                                                                                                                                              | 66   | 73   | 80   | mV   |
| t <sub>CS-DELAY</sub>  | CS delay to output                                        |                                                                                                                                                                                         |      | 40   |      | ns   |
| G <sub>CS</sub>        | CS amplifier gain                                         |                                                                                                                                                                                         | 11.4 | 12   | 12.6 | V/V  |
| I <sub>CS-BIAS</sub>   | CS amplifier input bias current                           |                                                                                                                                                                                         |      |      | 15   | nA   |



# **Electrical Characteristics (continued)**

Over the recommended operating junction temperature range of  $-40^{\circ}$ C to 150°C (unless otherwise noted), Typical values correspond to T<sub>J</sub> = 25°C, V<sub>VIN</sub> = 12 V, V<sub>VCCX</sub> = 5 V, V<sub>VOUT1</sub> = 3.3 V, V<sub>VOUT2</sub> = 5 V, V<sub>EN1</sub> = V<sub>EN2</sub> = 5 V, R<sub>RT</sub> = 10 k $\Omega$ , F<sub>SW</sub> = 2.2 MHz, no-load on the drive outputs (HO1, HOL1, LO1, LOL1, HO2, HOL2, LO2 and LOL2).

|                          | PARAMETER                            | TEST CONDITIONS                                                                  | MIN    | TYP  | MAX   | UNIT   |
|--------------------------|--------------------------------------|----------------------------------------------------------------------------------|--------|------|-------|--------|
| DOWER CO                 |                                      | TEST CONDITIONS                                                                  | IVIIIA |      | IVIAA | ONT    |
|                          | PG1 UV trip level                    | Colling with respect to the regulation voltage                                   | 000/   | 92%  | 94%   |        |
| PG1 <sub>UV</sub>        |                                      | Falling with respect to the regulation voltage                                   | 90%    | 92%  | 94%   |        |
| PG2 <sub>UV</sub>        | PG2 UV trip level                    | Falling with respect to the regulation voltage                                   |        |      |       |        |
| PG1 <sub>OV</sub>        | PG1 OV trip level                    | Rising with respect to the regulation voltage                                    | 108%   | 110% | 112%  |        |
| PG2 <sub>OV</sub>        | PG2 OV trip level                    | Rising with respect to the regulation voltage                                    | 108%   | 110% | 112%  |        |
| PG1 <sub>UV-HYST</sub>   | PG1 UV hysteresis                    | Rising with respect to the regulation voltage                                    |        | 3.4% |       |        |
| PG1 <sub>OV-HYST</sub>   |                                      | Rising with respect to the regulation voltage                                    |        | 3.4% |       |        |
| PG2 <sub>UV-HYST</sub>   | PG2 UV hysteresis                    | Rising with respect to the regulation voltage                                    |        | 3.4% |       |        |
| PG2 <sub>OV-HYST</sub>   | PG2 OV hysteresis                    | Rising with respect to the regulation voltage                                    |        | 3.4% |       |        |
| V <sub>OL-PG1</sub>      | PG1 voltage                          | Open collector, I <sub>PG1</sub> = 2 mA                                          |        |      | 0.4   | V      |
| V <sub>OL-PG2</sub>      | PG2 voltage                          | Open collector, I <sub>PG2</sub> = 2 mA                                          |        |      | 0.4   | V      |
| t <sub>PG-RISE-DLY</sub> | OV filter time                       | V <sub>OUT</sub> rising                                                          |        | 25   |       | μs     |
| t <sub>PG-FALL-DLY</sub> | UV filter time                       | V <sub>OUT</sub> falling                                                         |        | 22   |       | μs     |
| HIGH-SIDE                | GATE DRIVER (HO1, HO2, HOL1, HO      | L2)                                                                              |        |      |       |        |
| $V_{HO\text{-}LOW}$      | HO low-state output voltage          | I <sub>HO</sub> = 100 mA                                                         |        | 0.04 |       | V      |
| V <sub>HO-HIGH</sub>     | HO high-state output voltage         | $I_{HO} = -100 \text{ mA}, V_{HO\text{-HIGH}} = V_{HB} - V_{HO}$                 |        | 0.09 |       | V      |
| t <sub>HO-RISE</sub>     | HO rise time (10% to 90%)            | $C_{LOAD} = 2.7 \text{ nF}$                                                      |        | 24   |       | ns     |
| t <sub>HO-FALL</sub>     | HO fall time (90% to 10%)            | $C_{LOAD} = 2.7 \text{ nF}$                                                      |        | 24   |       | ns     |
| I <sub>HO-SRC</sub>      | HO peak source current               | $V_{HO} = V_{SW} = 0 \text{ V}, V_{HB} = 5 \text{ V}, V_{VCCX} = 5 \text{ V}$    |        | 3.25 |       | Α      |
| I <sub>HO-SINK</sub>     | HO peak sink current                 | V <sub>VCCX</sub> = 5 V                                                          |        | 4.25 |       | Α      |
| V <sub>BT-UV</sub>       | BOOT UVLO                            | V <sub>VCC</sub> falling                                                         |        | 2.5  |       | V      |
| V <sub>BT-UV-HYS</sub>   | BOOT UVLO hysteresis                 |                                                                                  |        | 113  |       | mV     |
| I <sub>BOOT</sub>        | BOOT quiescent current               |                                                                                  |        | 1.2  |       | μA     |
|                          | GATE DRIVER (LO1, LO2, LOL1, LOL     | 2)                                                                               |        |      |       |        |
| V <sub>LO-LOW</sub>      | LO low-state output voltage          | I <sub>HO</sub> = 100 mA                                                         |        | 0.04 |       | V      |
| V <sub>LO-HIGH</sub>     | LO high-state output voltage         | $I_{HO} = -100 \text{ mA}$                                                       |        | 0.07 |       | V      |
| t <sub>LO-RISE</sub>     | LO rise time (10% to 90%)            | $C_{LOAD} = 2.7 \text{ nF}$                                                      |        | 4    |       | ns     |
| t <sub>LO-FALL</sub>     | LO fall time (90% to 10%)            | $C_{LOAD} = 2.7 \text{ nF}$                                                      |        | 3    |       | ns     |
| I <sub>LO-SOURCE</sub>   | LO peak source current               | $V_{HO} = V_{SW} = 0 \text{ V}, V_{HB} = 5 \text{ V}, V_{VCCX} = 5 \text{ V}$    |        | 3.25 |       | Α      |
| I <sub>LO-SINK</sub>     | LO peak sink current                 | $V_{VCCX} = 5 \text{ V}$                                                         |        | 4.25 |       | Α      |
| RESTART (I               | '                                    | - VOCA                                                                           |        |      |       |        |
| I <sub>RES-SRC</sub>     | RES current source                   |                                                                                  |        | 20   |       | μA     |
| V <sub>RES-TH</sub>      | RES threshold                        |                                                                                  |        | 1.2  |       | V      |
| HIC <sub>CYCLES</sub>    | HICCUP mode fault                    |                                                                                  |        | 512  |       | cycles |
| R <sub>RES-PD</sub>      | RES pull-down resistance             |                                                                                  |        | 5.5  |       | Ω      |
|                          | DLTAGE SETPOINT (VOUT1, VOUT2)       |                                                                                  |        | 0.0  |       | 24     |
| VOUT <sub>33</sub>       | 3.3 V output voltage setpoint        | V <sub>FB</sub> = 0 V, V <sub>IN</sub> = 3.5 V to 65 V                           | 3.267  | 3.3  | 3.33  | V      |
| VOUT <sub>50</sub>       | 5 V output voltage setpoint          | V <sub>FB</sub> = 5 V, V <sub>IN</sub> = 5.5 V to 65 V                           | 4.95   | 5    | 5.05  | V      |
|                          |                                      | VFB - 3 V, VIN - 3.3 V 10 03 V                                                   | 4.50   | J    | 5.05  | V      |
| FEEDBACK                 |                                      |                                                                                  | 4.6    |      |       | 17     |
| V <sub>FB-3V3-SEL</sub>  | VOUT select threshold 3.3-V output   |                                                                                  | 4.6    |      |       | V      |
| R <sub>FB-5V</sub>       | Resistance FB to AGND for 5-V output | $V_{MODE} = 0 \text{ V or } R_{MODE} = 10 \text{ k}\Omega$                       |        |      | 500   | Ω      |
| R <sub>FB-EXTRES</sub>   | Thevenin equivelent resistance       | $V_{MODE} = 0 \text{ V or } R_{MODE} = 10 \text{ k}\Omega, V_{FB} < 2 \text{ V}$ | 5      |      |       | kΩ     |
| V <sub>FB2-LOW</sub>     | Master mode select logic level low   | MODE = VDDA                                                                      |        |      | 0.8   | V      |
| $V_{FB2-HIGH}$           | Master mode select logic level high  | MODE = VDDA                                                                      | 2      |      |       | V      |



# **Electrical Characteristics (continued)**

Over the recommended operating junction temperature range of  $-40^{\circ}$ C to 150°C (unless otherwise noted), Typical values correspond to T<sub>J</sub> = 25°C, V<sub>VIN</sub> = 12 V, V<sub>VCCX</sub> = 5 V, V<sub>VOUT1</sub> = 3.3 V, V<sub>VOUT2</sub> = 5 V, V<sub>EN1</sub> = V<sub>EN2</sub> = 5 V, R<sub>RT</sub> = 10 k $\Omega$ , F<sub>SW</sub> = 2.2 MHz, no-load on the drive outputs (HO1, HOL1, LO1, LOL1, HO2, HOL2, LO2 and LOL2).

| ıvıı ız, 110-10a         | · · · · · · · · · · · · · · · · · · ·              | , LO1, LOL1, HO2, HOL2, LO2 and LOL2                                                              |       | TVD  | MAY   |          |
|--------------------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------|-------|------|-------|----------|
|                          | PARAMETER                                          | TEST CONDITIONS                                                                                   | MIN   | TYP  | MAX   | UNIT     |
| V <sub>FB1-LOW</sub>     | Diode emulation logic level low in slave mode      | MODE = FB2 = VDDA                                                                                 |       |      | 0.8   | V        |
| V <sub>FB1-HIGH</sub>    | FPWM logic level high in slave mode                | MODE = FB2 = VDDA                                                                                 | 2     |      |       | V        |
| $V_{FB-REG}$             | Regulated feedback voltage                         | $T_J = -40$ °C to 125°C                                                                           | 0.594 | 0.6  | 0.606 | V        |
| ERROR AMI                | PLIFIER (COMP1, COMP2)                             |                                                                                                   |       |      |       |          |
| g <sub>m1</sub>          | EA transconductance                                | FB to COMP, $R_{MODE} < 5 \text{ k}\Omega$ to AGND                                                | 1020  | 1200 |       | μS       |
| g <sub>m2</sub>          | EA transconductance, ultra-low I <sub>Q</sub> mode | MODE = GND, $R_{MODE} = 10 \text{ k}\Omega$                                                       |       | 65   |       | μS       |
| I <sub>FB</sub>          | Error amplifier input bias current                 |                                                                                                   |       |      | 20    | nA       |
| V <sub>COMP-CLMP</sub>   | COMP clamp voltage                                 | V <sub>FB</sub> = 0 V                                                                             |       | 3.3  |       | V        |
| I <sub>COMP-SLAVE</sub>  | COMP leakage, slave mode                           | V <sub>COMP</sub> = 1 V, MODE = FB2 = VCC                                                         |       |      | 10    | nA       |
| I <sub>COMP-INTLV</sub>  | COMP2 leakage, Imode                               | V <sub>COMP</sub> = 1 V, MODE = VCC, V <sub>FB2</sub> = 0 V                                       |       |      | 10    | nA       |
| I <sub>COMP-SRC1</sub>   | EA source current                                  | V <sub>COMP</sub> = 1 V, V <sub>FB</sub> = 0.4 V, V <sub>MODE</sub> = 0 V                         |       | 190  |       | μΑ       |
| I <sub>COMP-SINK1</sub>  | EA sink current                                    | V <sub>COMP</sub> = 1 V, V <sub>FB</sub> = 0.8 V, V <sub>MODE</sub> = 0 V                         |       | 165  |       | μΑ       |
| I <sub>COMP-SRC2</sub>   | EA source current, ultra-low I <sub>Q</sub> mode   | $V_{COMP} = 1 \text{ V}, V_{FB} = 0.4 \text{ V},$ $R_{MODE} = 10 \text{ k}\Omega \text{ to AGND}$ |       | 10   |       | μΑ       |
| I <sub>COMP-SINK2</sub>  | EA sink current, ultra-low I <sub>Q</sub> mode     | $V_{COMP} = 1 \text{ V}, V_{FB} = 0.8 \text{ V},$ $R_{MODE} = 10 \text{ k}\Omega \text{ to AGND}$ |       | 12   |       | μΑ       |
| V <sub>SS-OFFSET</sub>   | EA SS offset with V <sub>FB</sub> = 0 V            | Raise V <sub>SS</sub> until V <sub>COMP</sub> > 300 mV                                            |       | 36   |       | mV       |
|                          | DEADTIME CONTROL                                   | 35                                                                                                |       |      |       |          |
| V <sub>GS-DET</sub>      | VGS detection threshold                            | VGS falling, no-load                                                                              |       | 2.5  |       | V        |
| t <sub>DEAD1</sub>       | HO off to LO on deadtime                           | <u>.</u>                                                                                          |       | 22   |       | ns       |
| t <sub>DEAD2</sub>       | LO off to HO on deadtime                           |                                                                                                   |       | 22   |       | ns       |
|                          | LATION (DEMB)                                      |                                                                                                   |       |      |       |          |
| V <sub>DEMB-LOW</sub>    | DEMB input low threshold                           |                                                                                                   |       |      | 0.8   | V        |
| V <sub>DEMB_Rising</sub> | DEMB input high threshold                          |                                                                                                   | 2     |      |       | V        |
| V <sub>ZC-SW</sub>       | Zero-cross threshold                               | V <sub>DEMB</sub> = 0 V                                                                           |       | -6   |       | mV       |
| V <sub>ZC-SS</sub>       | Zero-cross threshold soft-start                    | DEMB = VCC,<br>50 SW cycles after first HO pulse                                                  |       | -5.4 |       | mV       |
| V <sub>ZC-DIS</sub>      | Zero-cross threshold disabled                      | DEMB = VCC,<br>1000 SW cycles after first HO pulse                                                |       | 200  |       | mV       |
| ENABLE (EI               | N1. EN2)                                           | ,                                                                                                 |       |      |       |          |
| V <sub>EN-LOW</sub>      | EN1/2 low threshold                                | V <sub>VCCX</sub> = 0 V                                                                           |       |      | 0.8   | V        |
| V <sub>EN-HIGH-TH</sub>  | EN1/2 high threshold                               | V <sub>VCCX</sub> = 0 V                                                                           | 2     |      |       | V        |
| I <sub>EN-LEAK</sub>     | EN1/2 leakage currernt                             | EN1, EN2 logic inputs only                                                                        |       | 0.05 |       | μA       |
|                          | FREQUENCY (RT)                                     | , 33 1 1 1 2 2 1 1 1                                                                              |       |      |       | r" ·     |
| V <sub>RT</sub>          | RT regulation voltage                              | 10 kΩ < R <sub>RT</sub> < 220 kΩ                                                                  |       | 0.8  |       | V        |
| MODE                     |                                                    |                                                                                                   | +     | 3.0  |       | <b>v</b> |
| R <sub>MODE-HIGH</sub>   | Resistance to AGND for ultra-low I <sub>Q</sub>    |                                                                                                   |       |      | 5     | kΩ       |
| R <sub>MODE-LOW</sub>    | Resistance to AGND for normal I <sub>O</sub>       |                                                                                                   | -     |      | 0.5   | kΩ       |
|                          | Non-interleaved mode input low                     |                                                                                                   |       |      |       |          |
| V <sub>MODE-LOW</sub>    | threshold  Interleaved mode input high threshold   |                                                                                                   | 2     |      | 0.8   | V<br>V   |
| V <sub>MODE-HIGH</sub>   |                                                    |                                                                                                   |       |      |       | V        |
|                          | IZATION INPUT (SYNCIN)                             |                                                                                                   |       |      | 0.0   |          |
| V <sub>DEMB-LOW</sub>    | DEMB input low threshold                           |                                                                                                   |       |      | 8.0   | V        |
| V <sub>DEMB-HIGH</sub>   | DEMB input high threshold                          |                                                                                                   | 2     |      |       | V        |



# **Electrical Characteristics (continued)**

Over the recommended operating junction temperature range of  $-40^{\circ}$ C to  $150^{\circ}$ C (unless otherwise noted), Typical values correspond to  $T_J = 25^{\circ}$ C,  $V_{VIN} = 12$  V,  $V_{VCCX} = 5$  V,  $V_{VOUT1} = 3.3$  V,  $V_{VOUT2} = 5$  V,  $V_{EN1} = V_{EN2} = 5$  V,  $V_{RT} = 10$  k $\Omega$ ,  $V_{$ 

|                                | PARAMETER                                          | TEST CONDITIONS                                                                            | MIN  | TYP  | MAX | UNIT |
|--------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------|------|------|-----|------|
| t <sub>SYNC-MIN</sub>          | DEMB minimum pulse width                           | $V_{MODE} = 0 \text{ V or } R_{MODE} = 10 \text{ k}\Omega$                                 | 20   |      | 250 | ns   |
| F <sub>SYNCIN</sub>            | External SYNC frequency range                      | $V_{IN}$ = 8 V to 18 V, % of the nominal frequency set by $R_{RT}$                         | -20% |      | 20% |      |
| t <sub>SYNCIN-HO1</sub>        | Delay from DEMB rising to HO1 rising edge          |                                                                                            |      | 100  |     | ns   |
| t <sub>SYNCIN</sub> -<br>SLAVE | Delay from DEMB falling edge to HO2 rising edge    | Slave mode, MODE = FB2 = VCC                                                               |      | 101  |     | ns   |
| t <sub>DEMB-FILTER</sub>       | Delay from DEMB low to diode emulation enable      | $V_{MODE} = 0 \text{ V or } R_{MODE} = 10 \text{ k}\Omega$                                 | 15   |      | 50  | μs   |
| t <sub>AWAKE</sub> -           | Maximum SYNC period to maintain standby state      | V <sub>EN1</sub> = V <sub>EN2</sub> = 0 V                                                  |      | 27   |     | μs   |
| SYNCHRON                       | IZATION OUTPUT (SYNCOUT)                           |                                                                                            |      |      |     |      |
| V <sub>SYNCOUT</sub> -         | SYNCOUT low-state voltage                          | I <sub>SYNCOUT</sub> = 16 mA                                                               |      |      | 0.8 | V    |
| F <sub>SYNCOUT</sub>           | SYNCOUT frequency                                  | MODE = FB2 = VDDA                                                                          |      |      | 0   | Hz   |
| t <sub>SYNCOUT1</sub>          | Delay from HO2 rising edge to SYNCOUT rising edge  | $V_{DEMB}$ = 0 V, $T_{S}$ = 1/ $F_{SW}$ , $F_{SW}$ set by $R_{RT}$ =100 k $\Omega$         |      | 2.5  |     | μs   |
| t <sub>SYNCOUT2</sub>          | Delay from HO2 rising edge to SYNCOUT falling edge | $V_{DEMB} = 0 \text{ V}, T_S = 1/F_{SW}, F_{SW} \text{ set by } R_{RT}$<br>=100 k $\Omega$ |      | 7.5  |     | μs   |
| DITHER (DIT                    | ГН)                                                |                                                                                            |      |      | 1   |      |
| I <sub>DITH</sub>              | Dither source/sink current                         |                                                                                            |      | 21   |     | μA   |
| V                              | Dither high-level threshold                        |                                                                                            |      | 1.25 |     | V    |
| V <sub>DITH-HIGH</sub>         | Dither low-level threshold                         |                                                                                            |      | 1.15 |     | V    |
| SOFT START (SS1, SS2)          |                                                    |                                                                                            |      |      |     |      |
| I <sub>SS</sub>                | Soft-start current                                 | V <sub>MODE</sub> = 0 V                                                                    | 16   | 21   | 28  | μΑ   |
| R <sub>SS-PD</sub>             | Soft-start pull-down resistance                    | V <sub>MODE</sub> = 0 V                                                                    |      | 3    |     | Ω    |
| V <sub>SS-FB</sub>             | SS to FB clamp voltage                             | $V_{CS} - V_{OUT} > 73 \text{ mV}$                                                         |      | 125  |     | mV   |
| I <sub>SS-SLAVE</sub>          | SS leakage, slave mode                             | V <sub>SS</sub> = 0.8 V, MODE = FB2 = VDDA                                                 |      | 36   |     | nΑ   |
| I <sub>SS-INTLV</sub>          | SS2 leakage, interleaved mode                      | $V_{SS} = 0.8 \text{ V}, \text{ MODE} = \text{VDDA}, V_{FB2} = 0 \text{ V}$                |      | 35   |     | nA   |
| THERMAL SHUTDOWN               |                                                    |                                                                                            |      |      |     |      |
| T <sub>SHD</sub>               | Thermal shutdown                                   |                                                                                            |      | 175  |     | °C   |
| T <sub>SHD-HYS</sub>           | Thermal shutdown hysteresis                        |                                                                                            |      | 15   |     | °C   |
|                                |                                                    |                                                                                            |      |      |     |      |

# 7.6 Switching Characteristics

Over the recommended operating junction temperature range of  $-40^{\circ}$ C to  $150^{\circ}$ C (unless otherwise noted). Typical values correspond to  $T_J = 25^{\circ}$ C,  $V_{VIN} = 12$  V,  $V_{VCCX} = 5$  V,  $V_{VOUT1} = 3.3$  V,  $V_{VOUT2} = 5$  V,  $V_{EN1} = V_{EN2} = 5$  V,  $V_{RT} = 10$  k $\Omega$ ,  $V_{$ 

| PARAMETER             |                               | TEST CONDITIONS                | MIN | TYP | MAX | UNIT  |
|-----------------------|-------------------------------|--------------------------------|-----|-----|-----|-------|
| F <sub>SW1</sub>      | Switching frequency 1         | R <sub>RT</sub> = 100 kΩ       | 200 | 220 | 242 | kHz   |
| F <sub>SW2</sub>      | Switching frequency 2         | $R_{RT} = 10 \text{ k}\Omega$  |     | 2.2 |     | MHz   |
| F <sub>SW3</sub>      | Switching frequency 3         | $R_{RT} = 220 \text{ k}\Omega$ |     | 100 |     | kHz   |
| SLOPE2                | Internal slope compensation 2 | $R_{RT} = 100 \text{ k}\Omega$ |     | 64  |     | mV/μs |
| SLOPE1                | Internal slope compensation 1 | $R_{RT} = 10 \text{ k}\Omega$  |     | 557 |     | mV/μs |
| t <sub>ON(min)</sub>  | Minimum on-time               |                                |     | 35  | 80  | ns    |
| t <sub>OFF(min)</sub> | Minimum off-time              |                                |     | 80  | 100 | ns    |
| PH <sub>HO1-HO2</sub> | Phase between HO1 and HO2     | DEMB = MODE = AGND             |     | 180 |     | 0     |

# TEXAS INSTRUMENTS

# 7.7 Typical Characteristics

 $V_{\text{IN}} = V_{\text{EN1}} = V_{\text{EN2}} = 12 \text{ V}, T_{\text{J}} = 25^{\circ}\text{C}, \text{ unless otherwise stated.}$ 





# Typical Characteristics (接下页)















图 9. ULIQ Mode Standby Current versus Temperature

图 10. Fixed 3.3-V Output Voltage (VOUT1) versus **Temperature** 



**Temperature** 



# TEXAS INSTRUMENTS

# Typical Characteristics (接下页)





# Typical Characteristics (接下页)





# Typical Characteristics (接下页)







# 8 Detailed Description

#### 8.1 Overview

The LM5143-Q1 is a dual-phase or dual-channel switching controller that features all of the functions necessary to implement a high-efficiency synchronous buck power supply operating over a wide input voltage range from 3.5 V to 65 V. The LM5143-Q1 is configured to provide a fixed 3.3-V or 5-V output, or an adjustable output between 0.6 V to 55 V. This easy-to-use controller integrates high-side and low-side MOSFET drivers capable of sourcing 3.25-A and sinking 4.25-A peak current. Adaptive dead-time control is designed to minimize body diode conduction during switching transitions.

Current-mode control using a shunt resistor or inductor DCR current sensing provides inherent line feedforward, cycle-by-cycle peak current limiting, and easy loop compensation. It also supports a wide duty cycle range for high input voltage and low dropout applications as well as when a high voltage conversion ratio (for example, 10-to-1) is required. The oscillator frequency is user-programmable between 100 kHz to 2.2 MHz, and the frequency can be synchronized as high as 2.5 MHz by applying an external clock to DEMB.

An external bias supply can be connected to VCCX to maximize efficiency in high input voltage applications. A user-selectable diode emulation feature enables discontinuous conduction mode (DCM) operation to further improve efficiency and reduce power dissipation during light-load conditions. Fault protection features include the following:

- Current limiting
- Thermal shutdown
- UVLO
- Remote shutdown capability

The LM5143-Q1 incorporates features to simplify the compliance with automotive EMI requirements (CISPR 25). An optional spread spectrum frequency modulation (SSFM) technique reduces the peak EMI signature, while the adaptive gate drivers with slew rate control minimize high-frequency emissions. Finally, 180° out-of-phase interleaved operation of the two controller channels reduces input filtering and capacitor requirements.

The LM5143-Q1 is provided in a 40-pin VQFNP package with wettable flank pinout and an exposed pad to aid in thermal dissipation.



# 8.2 Functional Block Diagram





#### 8.3 Feature Description

#### 8.3.1 Input Voltage Range (V<sub>IN</sub>)

The LM5143-Q1 operational input voltage range is from 3.5 V to 65 V. The device is intended for step-down conversions from 12-V, 24-V and 48-V automotive supply rails. The application circuit in ₹ 28 shows all the necessary components to implement an LM5143-Q1 based wide-V<sub>IN</sub> dual-output step-down regulator using a single supply. The LM5143-Q1 uses an internal LDO subregulator to provide a 5-V VCC bias rail for the gate drive and control circuits (assuming the input voltage is higher than 5 V plus the necessary subregulator dropout specification).



图 28. Dual-Output Regulator Schematic Diagram With Input Voltage Range of 3.5 V to 65 V

In high input voltage applications, make sure the VIN and SW pins do not exceed their absolute maximum voltage rating of 70 V during line or load transient events. Voltage excursions that exceed the *Absolute Maximum Ratings* can damage the IC. Proceed carefully during PCB board layout and use high-quality input bypass capacitors to minimize voltage overshoot and ringing.

#### 8.3.2 High-Voltage Bias Supply Regulator (VCC, VCCX, VDDA)

The LM5143-Q1 contains an internal high-voltage VCC bias regulator that provides the bias supply for the PWM controller and the gate drivers for the external MOSFETs. The input voltage pin (VIN) can be connected directly to an input voltage source up to 65 V. However, when the input voltage is below the VCC setpoint level, the VCC voltage tracks VIN minus a small voltage drop.

The VCC regulator output current limit is 170 mA (minimum). At power up, the regulator sources current into the capacitors connected at the VCC pin. When the VCC voltage exceeds 3.3 V, both output channels are enabled (if EN1 and EN2 are connected to a voltage greater than 2 V) and the soft-start sequence begins. Both channels remain active unless the VCC voltage falls below the VCC falling UVLO threshold of 3.1 V (typical) or EN1/2 is switched to a low state. The LM5143-Q1 has two VCC pins that must be connected together on the PCB. TI recommends that two VCC capacitors are connected from VCC to PGND1 and from VCC to PGND2. The recommended range for each VCC capacitor is from 2.2  $\mu$ F to 10  $\mu$ F.



An internal 5-V linear regulator generates the VDDA bias supply. Bypass VDDA with a 470-nF ceramic capacitor to achieve a low-noise internal bias rail. Normally VDDA is 5 V, but there are two operating conditions where it regulates at 3.3 V. The first is in skip cycle mode when  $V_{OUT1}$  is set to 3.3 V and  $V_{OUT2}$  is disabled. The second is in a cold-crank start-up where  $V_{IN}$  is 3.8 V and  $V_{OUT1}$  is 3.3 V.

Internal power dissipation of the VCC regulator can be minimized by connecting VCCX to a 5-V output at VOUT1 or VOUT2 or to an external 5-V supply. If the VCCX voltage is above 4.3 V, VCCX is internally connected to VCC and the internal VCC regulator is disabled. Tie VCCX to AGND if it is unused. Never connect VCCX to a voltage greater than 6.5 V or less than -0.3 V. If an external supply is connected to VCCX to power the LM5143-Q1,  $V_{IN}$  must be greater than the external bias voltage during all conditions to avoid damage to the controller.

## 8.3.3 Enable (EN1, EN2)

The LM5143-Q1 contains two enable inputs. EN1 and EN2 facilitate independent start-up and shutdown control of  $V_{OUT1}$  and  $V_{OUT2}$ . The enable pins can be connected to a voltage as high as 70 V. If an enable input is greater than 2 V, its respective output is enabled. If an enable pin is pulled below 0.4 V, the output is shutdown. If both outputs are disabled, the LM5143-Q1 is in a low- $I_Q$  shutdown mode with a 4- $\mu$ A typical current drawn from VIN. TI does not recommend leaving EN1 or EN2 floating.

## 8.3.4 Power Good Monitor (PG1, PG2)

The LM5143-Q1 includes output voltage monitoring signals for  $V_{OUT1}$  and  $V_{OUT2}$  to simplify sequencing and supervision. The power-good function can be used to enable circuits that are supplied by the corresponding voltage rail or to turn on sequenced supplies. Each power-good output (PG1 and PG2) switches to a high impedance open-drain state when the corresponding output voltage is in regulation. Each output switches low when the corresponding output voltage drops below the lower power-good threshold (92% typical) or rises above the upper power-good threshold (110% typical). A 25- $\mu$ s deglitch filter prevents false tripping of the power-good signals during transients. TI recommends pullup resistors of 100 k $\Omega$  (typical) from PG1 and PG2 to the relevant logic rail. PG1 and PG2 are asserted low during soft start and when the corresponding buck regulator is disabled by EN1 or EN2.

#### 8.3.5 Switching Frequency (RT)

The LM5143-Q1 oscillator is programmed by a resistor between RT and AGND to set an oscillator frequency between 100 kHz to 2.2 MHz. CLK1 is the clock for channel 1 and CLK2 is for channel 2. CLK1 and CLK2 are 180° out of phase. Use 公式 1 to calculate the RT resistance for a given switching frequency.

$$R_{RT} \left[ k\Omega \right] = \frac{22}{F_{SW} \left[ MHz \right]}$$
(1)

Under low  $V_{\text{IN}}$  conditions when either of the on-time of the high-side MOSFETs exceeds the programmed oscillator period, the LM5143-Q1 extends the switching period of that channel until the PWM latch is reset by the current sense ramp exceeding the controller compensation voltage. In such an event, the oscillators (CLK1 and CLK2) operate independently and asynchronously until both channels can maintain output regulation at the programmed frequency.

The approximate input voltage level where this occurs is given by 公式 2.

$$V_{IN(min)} = V_{OUT} \cdot \frac{t_{SW}}{t_{SW} - t_{OFF(min)}}$$

where

- where t<sub>SW</sub> is the switching period
- t<sub>OFF(min)</sub> is the minimum off-time of 60 ns

(2)



#### 8.3.6 Clock Synchronization (DEMB)

To synchronize the LM5143-Q1 to an external source, apply a logic-level clock signal (greater than 2 V) to DEMB. The LM5143-Q1 can be synchronized to  $\pm 20\%$  of the programmed frequency up to a maximum of 2.5 MHz. If there is an RT resistor and a synchronization signal, the LM5143-Q1 ignores the RT resistor and synchronizes to the external clock. Under low  $V_{IN}$  conditions when the minimum off-time is reached, the synchronization signal is ignored, allowing the switching frequency to reduce to maintain output voltage regulation.

#### 8.3.7 Synchronization Out (SYNCOUT)

The SYNCOUT voltage is a logic level signal with a rising edge approximately 90° lagging HO2 (or 90° leading HO1). When the SYNCOUT signal is used to synchronize a second LM5143-Q1 controller, all four phases are 90° out of phase.

# 8.3.8 Spread Spectrum Frequency Modulation (DITH)

The LM5143-Q1 provides a frequency dithering option that is enabled by connecting a capacitor from DITH to AGND. This generates a triangular voltage centered at 1.2 V at DITH. See 图 29. The triangular waveform modulates the oscillator frequency by  $\pm 5\%$  of the nominal frequency set by the RT resistance. Use 公式 3 to calculate the required DITH capacitance to set the modulating frequency,  $F_{MOD}$ . For the dithering circuit to effectively attenuate the peak EMI, the modulation rate must be less than 20 kHz for proper operation of the clock circuit.

$$C_{DITH} = \frac{22\mu A}{2 \cdot F_{MOD} \cdot 0.1V} \tag{3}$$



图 29. Switching Frequency Dithering

If DITH is connected to VDDA during power up, the dither feature is disabled and cannot be enabled unless VCC is recycled below the VCC UVLO threshold. If DITH is connected to AGND on power up, C<sub>DITH</sub> is prevented from charging, disabling dither. Also, dither is disabled when the LM5143-Q1 is synchronized to an external clock.

#### 8.3.9 Configurable Soft-Start (SS1, SS2)

The soft-start feature allows the regulator to gradually reach the steady-state operating point, thus reducing startup stresses and surges.

The LM5143-Q1 features an adjustable soft start that determines the charging time of the output or outputs. Soft start limits inrush current as a result of high output capacitance to avoid an overcurrent condition. Stress on the input supply rail is also reduced.

The LM5143-Q1 regulates the FB voltage to the SS voltage or the internal 600-mV reference, whichever is lower. At the beginning of the soft-start sequence when the SS voltage is 0 V, the internal 21- $\mu$ A soft-start current source gradually increases the voltage on an external soft-start capacitor connected to the SS pin, resulting in a gradual rise of the relevant FB and output voltages. Use 公式 4 to calculate the soft-start capacitance.

$$C_{SS}(nF) = 35 \cdot t_{SS}(ms)$$



where

• t<sub>SS</sub> is the required soft-start time (4)

SS can be pulled low with an external circuit to stop switching, but this is not recommended. When the controller is in FPWM mode (set by connecting DEMB to VDDA), pulling SS low results in COMP being pulled down internally as well. LO remains on and the low-side MOSFET discharges the output capacitor, resulting in large negative inductor current. In contrast, the LO gate driver is disabled when the LM5143-Q1 internal logic pulls SS low due to a fault condition.

# 8.3.10 Output Voltage Setpoint (FB1, FB2)

The LM5143-Q1 outputs can be independently configured for one of the two fixed output voltages with no external feedback resistors, or adjusted to the desired voltage using an external resistor divider. V<sub>OUT1</sub> or V<sub>OUT2</sub> can be configured as a 3.3-V output by connecting the corresponding FB pin to VDDA, or a 5-V output by connecting FB to AGND. The FB1 and FB2 connections (either VDDA or GND) are detected during power up. The configuration settings are latched and cannot be changed until the LM5143-Q1 is powered down with the VCC voltage decreasing below its falling UVLO threshold, and then powered up again.

Alternatively, the output voltage can be set using external resistive dividers from the output to the relevant FB pin. The output voltage adjustment range is between 0.6 V and 55 V. The regulation threshold at FB is 0.6 V ( $V_{REF}$ ). Use 公式 5 to calculate the upper and lower feedback resistors, designated  $R_{FB1}$  and  $R_{FB2}$ , respectively. See 图 30.

$$R_{FB1} = \left(\frac{V_{OUT}}{V_{REF}} - 1\right) \cdot R_{FB2} \tag{5}$$

The recommended starting value for  $R_{FB2}$  is between 10 k $\Omega$  and 20 k $\Omega$ .



图 30. Control Loop Error Amplifier

The Thevenin equivalent impedance of the resistive divider connected to the FB pin must be greater than 5 k $\Omega$  for the LM5143-Q1 to detect the divider and set the channel to the adjustable output mode.

$$R_{TH} = \frac{R_{FB1} \cdot R_{FB2}}{R_{FB1} + R_{FB2}} > 5k\Omega \tag{6}$$



If a low  $I_Q$  mode is required, take care when selecting the external resistors. The extra current drawn from the external divider is added to the LM5143-Q1  $I_{STANDBY}$  current (15  $\mu$ A typical). The divider current reflected to  $V_{IN}$  is divided down by the ratio of  $V_{OUT}/V_{IN}$ . For example, if  $V_{OUT}$  is set to 5.55 V with  $R_{FB1}$  equal to 82.5 k $\Omega$  and  $R_{FB2}$  equal to 10 k $\Omega$ , use  $\Delta \pm$  7 to calculate the input current from a 12-V input required to supply the current in the feedback resistors.

$$\begin{split} I_{VIN(DIVIDER)} &= \frac{V_{OUT}}{R_{FB1} + R_{FB2}} \cdot \frac{V_{OUT}}{\eta \cdot V_{IN}} = \frac{5.55 \, V}{82.5 \, k\Omega + 10 \, k\Omega} \cdot \frac{5.55 \, V}{80\% \cdot 12 \, V} \approx 35 \, \mu A \\ I_{VIN} &= I_{STANDBY} + I_{VIN(DIVIDER)} = 15 \, \mu A + 35 \, \mu A = 50 \, \mu A \end{split} \tag{7}$$

If one output is enabled and the other disabled, the VCC output is in regulation. The HB voltage of the disabled channel charges to VCC through the bootstrap diode. As a result, the HO driver bias current (approximately 1.5  $\mu$ A) can increase the output voltage of the disabled channel to approximately 2.2 V. If this is not desired, add a load resistor (100  $\mu$ A) to the output that is disabled to maintain a low-voltage OFF-state.

#### 8.3.11 Minimum Controllable On-Time

There are two limitations to the minimum output voltage adjustment range: the LM5143-Q1 voltage reference of 0.6 V and the minimum controllable switch-node pulse width, t<sub>ON(min)</sub>.

 $t_{ON(min)}$  effectively limits the voltage step-down conversion ratio of  $V_{OUT}/V_{IN}$  at a given switching frequency. For fixed-frequency PWM operation, the voltage conversion ratio must satisfy  $\Delta$  8.

$$\frac{V_{OUT}}{V_{IN}} > t_{ON(min)} \cdot F_{SW}$$

where

- $t_{ON(min)}$  is 65 ns (typical)
- F<sub>SW</sub> is the switching frequency

If the desired voltage conversion ratio does not meet the above condition, the LM5143-Q1 transitions from fixed switching frequency operation to a pulse-skipping mode to maintain output voltage regulation. For example, if the desired output voltage is 5 V with an input voltage is 24 V and switching frequency of 2.1 MHz, the voltage conversion ratio test in 公式 9 is satisfied.

$$\frac{5 \text{ V}}{24 \text{ V}} > 65 \text{ ns} \cdot 2.1 \text{ MHz}$$

$$0.208 > 0.137$$
(9)

For wide  $V_{IN}$  applications and low output voltages, an alternative is to reduce the LM5143-Q1 switching frequency to meet the requirement of  $\Delta \pm 8$ .

#### 8.3.12 Error Amplifier and PWM Comparator (FB1, FB2, COMP1, COMP2)

Each channel of the LM5143-Q1 has an independent high-gain transconductance amplifier that generates an error current proportional to the difference between the feedback voltage and an internal precision reference (0.6 V). The output of the transconductance amplifier is connected to the COMP pin, allowing the user to provide external control loop compensation. A type-II compensation network is generally recommended for peak current-mode control.

The amplifier has two gain settings, one is for normal operation with a  $g_m$  of 1200  $\mu$ S and the other is for ultralow  $I_Q$  with a  $g_m$  of 60  $\mu$ S. For normal operation, connect MODE to AGND. For ultra-low operation,  $I_Q$  connect MODE to AGND through a 10  $k\Omega$  resistor.

(8)



#### 8.3.13 Slope Compensation

The LM5143-Q1 provides internal slope compensation for stable operation with peak current-mode control and a duty cycle greater than 50%. Use 公式 10 to calculate the buck inductance to provide a slope compensation contribution equal to one times the inductor downslope.

$$L_{O\text{-IDEAL}}(\mu H) = \frac{V_{OUT}(V) \cdot R_{S}(m\Omega)}{24 \cdot F_{SW}(MHz)}$$
(10)

- A lower inductance value generally increases the peak-to-peak inductor current, which minimizes size and
  cost, and improves transient response at the cost of reduced light-load efficiency due to higher cores losses
  and peak currents.
- A higher inductance value generally decreases the peak-to-peak inductor current, which increases the full-load efficiency by reducing switch peak and RMS currents at the cost of requiring larger output capacitors to meet load-transient specifications.

#### 8.3.14 Inductor Current Sense (CS1, VOUT1, CS2, VOUT2)

There are two methods to sense the inductor current of the buck power stage. The first uses a current sense resistor (also known as a shunt) in series with the inductor, and the second avails of the DC resistance of the inductor (DCR current sensing).

#### 8.3.14.1 Shunt Current Sensing

₹ 31 illustrates inductor current sensing using a shunt resistor. This configuration continuously monitors the inductor current to provide accurate overcurrent protection across the operating temperature range. For optimal current sense accuracy and overcurrent protection, use a low inductance ±1% tolerance shunt resistor between the inductor and the output, with a Kelvin connection to the LM5143-Q1 current sense amplifier.

If the peak differential current signal sensed from CS to VOUT exceeds the current limit threshold of 73 mV, the current limit comparator immediately terminates the applicable HO output for cycle-by-cycle current limiting. Use 公式 11 to calculate the shunt resistance.

$$R_S = \frac{V_{CS}}{I_{OUT(CL)} + \frac{\Delta I_L}{2}}$$

#### where

- V<sub>CS</sub> is current sense threshold of 73 mV
- I<sub>OUT(CL)</sub> is the overcurrent setpoint that is set higher than the maximum load current to avoid tripping the overcurrent comparator during load transients
- ΔI<sub>I</sub> is the peak-to-peak inductor ripple current

  (11)





图 31. Shunt Current Sensing Implementation

The respective SS voltage is clamped 150 mV above FB during an overcurrent condition for each channel. Sixteen overcurrent events must occur before the SS clamp is enabled. This makes sure that SS can be pulled low during brief overcurrent events, preventing output voltage overshoot during recovery.

## 8.3.14.2 Inductor DCR Current Sensing

For high-power applications that do not require accurate current-limit protection, inductor DCR current sensing is preferable. This technique provides lossless and continuous monitoring of the inductor current using an RC sense network in parallel with the inductor. Select an inductor with a low DCR tolerance to achieve a typical current limit accuracy within the range of 10% to 15% at room temperature. Components  $R_{CS}$  and  $C_{CS}$  in  $\boxed{8}$  32 create a low-pass filter across the inductor to enable differential sensing of the voltage drop across the inductor DCR.



图 32. Inductor DCR Current Sensing Implementation

Use  $\triangle \pm 12$  to calculate the voltage drop across the sense capacitor in the s-domain. When the  $R_{CS}C_{CS}$  time constant is equal to  $L_O/R_{DCR}$ , the voltage developed across the sense capacitor,  $C_{CS}$ , is a replica of the inductor DCR voltage and accurate current sensing is achieved. If the  $R_{CS}C_{CS}$  time constant is not equal to the  $L_O/R_{DCR}$  time constant, there is a sensing error as follows:

R<sub>CS</sub>C<sub>CS</sub> > L<sub>O</sub>/R<sub>DCR</sub> → the DC level is correct, but the AC amplitude is attenuated.



•  $R_{CS}C_{CS} < L_O/R_{DCR} \rightarrow$  the DC level is correct, but the AC amplitude is amplified.

$$V_{CS}(s) = \frac{1 + s \cdot \frac{L_O}{R_{DCR}}}{1 + s \cdot R_{CS} \cdot C_{CS}} \cdot R_{DCR} \cdot \left(I_{OUT(CL)} + \frac{\Delta I_L}{2}\right)$$
(12)

Choose the  $C_{CS}$  capacitance greater than or equal to 0.1  $\mu F$  to maintain a low-impedance sensing network, thus reducing the susceptibility of noise pickup from the switch node. Carefully observe the *Layout Guidelines* to make sure that noise and DC errors do not corrupt the differential current sense signals applied between the CS and VOUT pins.

# 8.3.15 Hiccup Mode Current Limiting (RES)

The LM5143-Q1 includes an optional hiccup mode protection function that is enabled when a capacitor is connected to the RES pin. In normal operation, the RES capacitor is discharged to ground. If 512 cycles of cycle-by-cycle current limiting occurs, SS is pulled low and the HO and LO outputs are disabled (see  $\[mathbb{R}\]$  33). A 20- $\mu$ A current source begins to charge the RES capacitor. When the RES voltage increases to 1.2 V, RES is pulled low and the SS capacitor begins to charge. The 512-cycle hiccup counter is reset if four consecutive switching cycles occur without exceeding the current limit threshold. Separate hiccup counters are provided for each channel, but the RES pin is shared by both channels. One channel can be in hiccup protection while the other operates normally. In the event that both channels are in an overcurrent condition triggering hiccup protection, the last hiccup counter to expire pulls RES low and starts the RES capacitor charging cycle. Both channels then restart together when  $V_{RES}$  = 1.2 V. If RES is connected to VDDA at power up, the hiccup function is disabled for both channels.



图 33. Hiccup Mode Timing Diagram

Use 公式 13 to calculate the RES capacitance.

$$C_{RES}(nF) = 17 \cdot t_{RES}(ms)$$

### where

t<sub>RES</sub> is the specified hiccup delay as shown in 
 33
 (13)



#### 8.3.16 High-Side and Low-Side Gate Drivers (HO1/2, LO1/2, HOL1/2, LOL1/2)

The LM5143-Q1 contains N-channel MOSFET gate drivers and an associated high-side level shifter to drive the external N-channel MOSFET. The high-side gate driver works in conjunction with an external bootstrap diode  $D_{BST}$  and bootstrap capacitor  $C_{BST}$ . See  $\ensuremath{\mathbb{Z}}$  34. During the conduction interval of the low-side MOSFET, the SW voltage is approximately 0 V and  $C_{BST}$  is charged from VCC through  $D_{BST}$ . TI recommends a 0.1- $\mu$ F ceramic capacitor connected with short traces between the applicable HB and SW pins.

The LO and HO outputs are controlled with an adaptive dead-time methodology so that both outputs (HO and LO) are never enabled at the same time, preventing cross conduction. When the controller commands LO to be enabled, the adaptive dead-time logic first disables HO and waits for the HO-SW voltage to drop below 2.5 V typical. LO is then enabled after a small delay (HO fall to LO rising delay). Similarly, the HO turnon is delayed until the LO voltage has dropped below 2.5 V. HO is then enabled after a small delay (LO falling to HO rising delay). This technique ensures adequate dead time for any size N-channel MOSFET component or parallel MOSFET configurations.

Caution is advised when adding series gate resistors, as this can decrease the effective dead time. Each of the high-side and low-side drivers has an independent driver source and sink output pins. This allows the user to adjust drive strength to optimize the switching losses for maximum efficiency and control the slew rate for reduced EMI signature. The selected N-channel high-side MOSFET determines the appropriate bootstrap capacitance values  $C_{\text{BST}}$  in  $\boxed{8}$  34 according to  $\boxed{\Delta}$  14.

$$C_{BST} = \frac{Q_{G}}{\Delta V_{BST}}$$

where

- Q<sub>G</sub> is the total gate charge of the high-side MOSFET at the applicable gate drive voltage
- $\Delta V_{BST}$  is the voltage variation of the high-side MOSFET driver after turnon (14)

To determine  $C_{BST}$ , choose  $\Delta V_{BST}$  so that the available gate drive voltage is not significantly impacted. An acceptable range of  $\Delta V_{BST}$  is 100 mV to 300 mV. The bootstrap capacitor must be a low-ESR ceramic capacitor, typically 0.1  $\mu$ F. Use high-side and low-side MOSFETs with logic level gate threshold voltages.



图 34. Integrated MOSFET Gate Drivers



## 8.3.17 Output Configurations (MODE, FB2)

# 8.3.17.1 Independent Dual-Output Operation

The LM5143-Q1 has two outputs that can operate independently. Both  $V_{OUT1}$  and  $V_{OUT2}$  can be set at 3.3 V or 5 V without installing external feedback resistors. Alternatively, set the output voltages between 0.6 V to 55 V using external feedback resistors based on 公式 5. See 表 1 and 图 35. Connect MODE directly to AGND for independent outputs.

| 2             |          |          |               |               |                    |
|---------------|----------|----------|---------------|---------------|--------------------|
| MODE          | FB1      | FB2      | VOUT1         | VOUT2         | ERROR AMPLIFIER gm |
| AGND          | AGND     | AGND     | 5 V           | 5 V           | 1200 μS            |
| AGND          | VDDA     | VDDA     | 3.3 V         | 3.3 V         | 1200 μS            |
| AGND          | VDDA     | AGND     | 3.3 V         | 5 V           | 1200 μS            |
| AGND          | AGND     | VDDA     | 5 V           | 3.3 V         | 1200 µS            |
| AGND          | Rdivider | Rdivider | 0.6 V to 55 V | 0.6 V to 55 V | 1200 µS            |
| 10 kΩ to AGND | AGND     | AGND     | 5 V           | 5 V           | 60 μS              |
| 10 kΩ to AGND | VDDA     | VDDA     | 3.3 V         | 3.3 V         | 60 μS              |
| 10 kΩ to AGND | VDDA     | AGND     | 3.3 V         | 5 V           | 60 μS              |
| 10 kΩ to AGND | AGND     | VDDA     | 5 V           | 3.3 V         | 60 µS              |
| 10 kΩ to AGND | Rdivider | Rdivider | 0.6 V to 55 V | 0.6 V to 55 V | 60 μS              |

表 1. Output Voltage Settings



图 35. Regulator Schematic Configured for Independent Dual Outputs



### 8.3.17.2 Single-Output Interleaved Operation

Connect the MODE to VDDA and FB2 to AGND to configure the LM5143-Q1 for interleaved operation. This disables the channel 2 error amplifier and places it in a high impedance state. The controller is then in a master and slave configuration. Connect COMP1 to COMP2 and SS1 to SS2. Connect FB1 to VDDA for a 3.3-V output and to AGND for a 5-V output. Connect FB1 to an external feedback divider for an output voltage between 0.6 V to 55 V. See 表 2 and 图 36.

The LM5143-Q1 in single-output interleaved operation does not support phase shedding when the output voltage is set between 0.6 V to 1.5 V.

| 2. = |          |      |                     |  |  |
|------|----------|------|---------------------|--|--|
| MODE | FB1      | FB2  | OUTPUT SETPOINT     |  |  |
| VDDA | AGND     | AGND | 5 V                 |  |  |
| VDDA | VDDA     | AGND | 3.3 V               |  |  |
| VDDA | Rdivider | AGND | 0.6 V < Vout < 55 V |  |  |

表 2. Single-Output Interleaved Operation



图 36. Two-Phase Regulator Schematic Configured for Single-Output Interleaved Operation



### 8.3.17.3 Single-Output Multiphase Operation

To configure the LM5143-Q1 for multiphase operation (three or four phases), two LM5143-Q1 controllers are required. See 图 37. Configure the first controller (CNTRL1) as a master and the second controller (CNTRL2) as a slave. To configure the second controller as a slave, connect the MODE and FB2 pins to VDDA. This disables both feedback error amplifiers of the slave controller, placing them in a high-impedance state. Connect COMP1 and COMP2 of the master and slave together. Connect SS1 and SS2 of the master and slave together. Connect SYNCOUT of the master to DEMB (SYNCIN) of the slave. The SYNCOUT of the master controller is 90° out-of-phase and facilitates interleaved operation. RT is not used for the oscillator when the LM5143-Q1 is in slave mode but instead used for slope compensation. Therefore, select the RT resistance to be the same as that of the master. The oscillator is derived from the master controller. FPWM or DEM mode for the slave is set by connecting its FB1 to VDDA or GND. FPWM or DEM mode of the master controller is set by its DEMB pin. See 表 3.

The LM5143-Q1 in single-output multiphase operation does not support phase shedding when the output voltage is set between 0.6 V to 1.5 V.

See the Benefits of a Multiphase Buck Converter White Paper and Multiphase Buck Design From Start to Finish Application Report for more information.

## 表 3. Single-Output Multiphase Operation

| MODE | FB1 (SLAVE) | FB2 (SLAVE) | DEM or FPWM (SLAVE) |
|------|-------------|-------------|---------------------|
| VDDA | GND         | VDDA        | DEM                 |
| VDDA | VDDA        | VDDA        | FPWM                |





图 37. Multiphase Regulator Schematic Configured for Single-Output Interleaved Operation



#### 8.4 Device Functional Modes

# 8.4.1 Standby Modes

The LM5143-Q1 operates with peak current-mode control such that the compensation voltage is proportional to the peak inductor current. During no-load or light-load conditions, the output capacitor discharges very slowly. As a result, the compensation voltage does not demand driver output pulses on a cycle-by-cycle basis. When the LM5143-Q1 controller detects 16 missed switching cycles, it enters standby mode and switches to a low  $I_Q$  state to reduce the current drawn from the input. For the LM5143-Q1 to go into standby mode, the controller must be programmed for diode emulation ( $V_{DEMB}$  < 0.4 V).

There are two standby modes: ultra-low  $I_Q$  and normal mode. To enter ultra-low  $I_Q$  mode, connect MODE to AGND through a 10-k $\Omega$  resistor. In ultra-low  $I_Q$  mode, the transconductance amplifier gain is reduced from 1200  $\mu$ S to 60  $\mu$ S. The typical ultra-low  $I_Q$  is 15  $\mu$ A with channel 1 set to 3.3 V and the channel 2 disabled. If ultra-low  $I_Q$  is not required, connect MODE to AGND. In normal mode, the  $I_Q$  is 25  $\mu$ A with channel 1 set to 3.3 V and the second channel disabled.

#### 8.4.2 Diode Emulation Mode

A fully synchronous buck regulator implemented with a low-side synchronous MOSFET rather than a diode has the capability to sink negative current from the output during light-load, overvoltage, and pre-bias start-up conditions. The LM5143-Q1 provides a diode emulation feature that can be enabled to prevent reverse (drain-to-source) current flow in the low-side MOSFET. When configured for diode emulation (DEM), the low-side MOSFET is switched off when reverse current flow is detected by sensing of the applicable SW voltage using a zero-cross comparator. The benefit of this configuration is lower power loss at light-load conditions; the disadvantage being slower light-load transient response.

The diode emulation feature is configured with the DEMB pin. To enable diode emulation and thus achieve discontinuous conduction mode (DCM) operation at light loads, connect DEMB to AGND. If FPWM or continuous conduction mode (CCM) operation is desired, tie DEMB to VDDA. See 表 4. Note that diode emulation is automatically engaged to prevent reverse current flow during a pre-bias start-up in FPWM. A gradual change from DCM to CCM operation provides monotonic start-up performance.

| •              |            |  |
|----------------|------------|--|
| DEMB           | FPWM / DEM |  |
| VDDA           | FPWM       |  |
| AGND           | DEM        |  |
| External clock | FPWM       |  |

表 4. DEMB Settings

#### 8.4.3 Thermal Shutdown

The LM5143-Q1 includes an internal junction temperature monitor. If the temperature exceeds 175°C (typical), thermal shutdown occurs. When entering thermal shutdown, the device:

- 1. Turns off the high-side and low-side MOSFETs.
- 2. Pulls SS1/2 and PG1/2 low.
- 3. Turns off the VCC regulator.
- 4. Initiates a soft-start sequence when the die temperature decreases by the thermal shutdown hysteresis of 15°C (typical).

This is a non-latching protection, and as such, the device cycles into and out of thermal shutdown if the fault persists.



# 9 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 9.1 Application Information

The LM5143-Q1 is a synchronous buck controller used to convert a higher input voltage to two lower output voltages. The following sections discuss the design procedure for a dual-output implementation using a specific circuit design example. To expedite and streamline the process of designing of a LM5143-Q1-based regulator, a comprehensive *LM5143-Q1 Quickstart Calculator* is available for download to assist the designer with component selection for a given application.

#### 9.1.1 Power Train Components

A comprehensive understanding of the buck regulator power train components is critical to successfully completing a synchronous buck regulator design. The following section discuss the the following:

- Output inductor
- · Input and output capacitors
- Power MOSFETs
- EMI input filter

#### 9.1.1.1 Buck Inductor

For most applications, choose a buck inductance such that the inductor ripple current,  $\Delta I_L$ , is between 30% to 50% of the maximum DC output current at nominal input voltage. Choose the inductance using  $\Delta \pm 15$  based on a peak inductor current given by  $\Delta \pm 16$ .

$$L_{O} = \frac{V_{OUT}}{\Delta I_{L} \cdot F_{SW}} \cdot \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$
(15)

$$I_{L(peak)} = I_{OUT} + \frac{\Delta I_L}{2}$$
(16)

Check the inductor data sheet to make sure that the saturation current of the inductor is well above the peak inductor current of a particular design. Ferrite designs have very low core loss and are preferred at high switching frequencies, so design goals can then concentrate on copper loss and preventing saturation. Low inductor core loss is evidenced by reduced no-load input current and higher light-load efficiency. However, ferrite core materials exhibit a hard saturation characteristic and the inductance collapses abruptly when the saturation current is exceeded. This results in an abrupt increase in inductor ripple current and higher output voltage ripple, not to mention reduced efficiency and compromised reliability. Note that the saturation current of an inductor generally decreases as its core temperature increases. Of course, accurate overcurrent protection is key to avoiding inductor saturation.

## 9.1.1.2 Output Capacitors

Ordinarily, the output capacitor energy store of the regulator combined with the control loop response are prescribed to maintain the integrity of the output voltage within the dynamic (transient) tolerance specifications. The usual boundaries restricting the output capacitor in power management applications are driven by finite available PCB area, component footprint and profile, and cost. The capacitor parasitics—equivalent series resistance (ESR) and equivalent series inductance (ESL)—take greater precedence in shaping the load transient response of the regulator as the load step amplitude and slew rate increase.

The output capacitor,  $C_{OUT}$ , filters the inductor ripple current and provides a reservoir of charge for step-load transient events. Typically, ceramic capacitors provide extremely low ESR to reduce the output voltage ripple and noise spikes, while tantalum and electrolytic capacitors provide a large bulk capacitance in a relatively compact footprint for transient loading events.



# Application Information (接下页)

Based on the static specification of peak-to-peak output voltage ripple denoted by  $\Delta V_{OUT}$ , choose an output capacitance that is larger than that given by  $\Delta \vec{z}$  17.

$$C_{OUT} \ge \frac{\Delta I_{L}}{8 \cdot F_{SW} \sqrt{\Delta V_{OUT}^{2} - (R_{ESR} \cdot \Delta I_{L})^{2}}}$$
(17)

₹ 38 conceptually illustrates the relevant current waveforms during both load step-up and step-down transitions. As shown, the large-signal slew rate of the inductor current is limited as the inductor current ramps to match the new load-current level following a load transient. This slew-rate limiting exacerbates the deficit of charge in the output capacitor, which must be replenished as rapidly as possible during and after the load step-up transient. Similarly, during and after a load step-down transient, the slew rate limiting of the inductor current adds to the surplus of charge in the output capacitor that must be depleted as quickly as possible.



图 38. Load Transient Response Representation Showing C<sub>OUT</sub> Charge Surplus or Deficit

In a typical regulator application of 12-V input to low output voltage (for example, 3.3 V), the load-off transient represents the worst case in terms of output voltage transient deviation. In that conversion ratio application, the steady-state duty cycle is approximately 28% and the large-signal inductor current slew rate when the duty cycle collapses to zero is approximately  $-V_{OUT}/L$ . Compared to a load-on transient, the inductor current takes much longer to transition to the required level. The surplus of charge in the output capacitor causes the output voltage to significantly overshoot. In fact, to deplete this excess charge from the output capacitor as quickly as possible, the inductor current must ramp below its nominal level following the load step. In this scenario, a large output capacitance can be advantageously employed to absorb the excess charge and minimize the voltage overshoot.

To meet the dynamic specification of output voltage overshoot during such a load-off transient (denoted as  $\Delta V_{OVERSHOOT}$  with step reduction in output current given by  $\Delta I_{OUT}$ ), the output capacitance must be larger than:

$$C_{OUT} \ge \frac{L_{O} \cdot \Delta l_{OUT}^{2}}{\left(V_{OUT} + \Delta V_{OVERSHOOT}\right)^{2} - V_{OUT}^{2}}$$
(18)



# Application Information (接下页)

The ESR of a capacitor is provided in the manufacturer's data sheet either explicitly as a specification or implicitly in the impedance versus frequency curve. Depending on type, size, and construction, electrolytic capacitors have significant ESR, 5 m $\Omega$  and above, and relatively large ESL, 5 nH to 20 nH. PCB traces contribute some parasitic resistance and inductance as well. Ceramic output capacitors, on the other hand, have low ESR and ESL contributions at the switching frequency, and the capacitive impedance component dominates. However, depending on the package and voltage rating of the ceramic capacitor, the effective capacitance can drop quite significantly with applied DC voltage and operating temperature.

Ignoring the ESR term in  $\Delta \vec{x}$  17 gives a quick estimation of the minimum ceramic capacitance necessary to meet the output ripple specification. Two to four 47- $\mu$ F, 10-V, X7R capacitors in 1206 or 1210 footprint is a common choice for a 5-V output. Use  $\Delta \vec{x}$  18 to determine if additional capacitance is necessary to meet the load-off transient overshoot specification.

A composite implementation of ceramic and electrolytic capacitors highlights the rationale for paralleling capacitors of dissimilar chemistries yet complementary performance. The frequency response of each capacitor is accretive in that each capacitor provides desirable performance over a certain portion of the frequency range. While the ceramic provides excellent mid- and high-frequency decoupling characteristics with its low ESR and ESL to minimize the switching frequency output ripple, the electrolytic device with its large bulk capacitance provides low-frequency energy storage to cope with load transient demands.

#### 9.1.1.3 Input Capacitors

Input capacitors are necessary to limit the input ripple voltage to the buck power stage due to switching-frequency AC currents. TI recommends using X7S or X7R dielectric ceramic capacitors to provide low impedance and high RMS current rating over a wide temperature range. To minimize the parasitic inductance in the switching loop, position the input capacitors as close as possible to the drain of the high-side MOSFET and the source of the low-side MOSFET. Use 公式 19 to calculate the input capacitor RMS current for a single-channel buck regulator.

$$I_{CIN,rms} = \sqrt{D \cdot \left(I_{OUT}^2 \cdot \left(1 - D\right) + \frac{\Delta I_L^2}{12}\right)}$$
(19)

The highest input capacitor RMS current occurs at D = 0.5, at which point the RMS current rating of the input capacitors is greater than half the output current.

Ideally, the DC component of input current is provided by the input voltage source and the AC component by the input filter capacitors. Neglecting inductor ripple current, the input capacitors source current of amplitude ( $I_{OUT} - I_{IN}$ ) during the D interval and sink  $I_{IN}$  during the 1–D interval. Thus, the input capacitors conduct a square-wave current of peak-to-peak amplitude equal to the output current. It follows that the resultant capacitive component of AC ripple voltage is a triangular waveform. Together with the ESR-related ripple component, Use 公式 20 to calculate the peak-to-peak ripple voltage amplitude.

$$\Delta V_{IN} = \frac{I_{OUT} \cdot D \cdot (1 - D)}{F_{SW} \cdot C_{IN}} + I_{OUT} \cdot R_{ESR}$$
(20)

Use  $\Delta \vec{x}$  21 to calculate the input capacitance required for a particular load current, based on an input voltage ripple specification of  $\Delta V_{IN}$ .

$$C_{IN} \ge \frac{D \cdot (1 - D) \cdot I_{OUT}}{F_{SW} \cdot (\Delta V_{IN} - R_{ESR} \cdot I_{OUT})}$$
(21)

Low-ESR ceramic capacitors can be placed in parallel with higher valued bulk capacitance to provide optimized input filtering for the regulator and damping to mitigate the effects of input parasitic inductance resonating with high-Q ceramics. One bulk capacitor of sufficiently high current rating and four 10-µF 50-V X7R ceramic decoupling capacitors are usually sufficient for 12-V battery automotive applications. Select the input bulk capacitor based on its ripple current rating and operating temperature range.

Of course, a two-channel buck regulator with 180° out-of-phase interleaved switching provides input ripple current cancellation and reduced input capacitor current stress. The previous equations represent valid calculations when one output is disabled and the other output is fully loaded.



# Application Information (接下页)

#### 9.1.1.4 Power MOSFETs

The choice of power MOSFETs has significant impact on DC/DC regulator performance. A MOSFET with low on-state resistance,  $R_{DS(on)}$ , reduces conduction loss, whereas low parasitic capacitances enable faster transition times and reduced switching loss. Normally, the lower the  $R_{DS(on)}$  of a MOSFET, the higher the gate charge and output charge ( $Q_G$  and  $Q_{OSS}$ , respectively), and vice versa. As a result, the product of  $R_{DS(on)}$  and  $Q_G$  is commonly specified as a MOSFET figure-of-merit. Low thermal resistance of a given package ensures that the MOSFET power dissipation does not result in excessive MOSFET die temperature.

The main parameters affecting power MOSFET selection in a LM5143-Q1 application are as follows:

- R<sub>DS(on)</sub> at V<sub>GS</sub> = 5 V
- Drain-source voltage rating, BV<sub>DSS</sub>, is typically 40 V, 60 V or 80 V, depending on the maximum input voltage.
- Gate charge parameters at V<sub>GS</sub> = 5 V.
- Output charge, Q<sub>OSS</sub>, at the relevant input voltage
- Body diode reverse recovery charge, Q<sub>RR</sub>
- Gate threshold voltage, V<sub>GS(th)</sub>, derived from the Miller plateau evident in the Q<sub>G</sub> vs V<sub>GS</sub> plot in the MOSFET data sheet. With a Miller plateau voltage typically in the range of 2 V to 3 V, the 5-V gate drive amplitude of the LM5143-Q1 provides an adequately-enhanced MOSFET when on and a margin against Cdv/dt shoot-through when off.

The MOSFET-related power losses for one channel are summarized by the equations presented in 表 5, where suffixes 1 and 2 represent high-side and low-side MOSFET parameters, respectively. While the influence of inductor ripple current is considered, second-order loss modes, such as those related to parasitic inductances and SW node ringing, are not included. Consult the *LM5143-Q1 Quickstart Calculator*. The calculator is available for download from the LM5143-Q1 product folder to assist with power loss calculations.

#### 表 5. MOSFET Power Losses

| 2, 0, 1110 01 21 1 01101 20000                |                                                                                                                                                                           |                                                                                                                                                                                                                                                  |  |  |
|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| POWER LOSS MODE                               | HIGH-SIDE MOSFET                                                                                                                                                          | LOW-SIDE MOSFET                                                                                                                                                                                                                                  |  |  |
| MOSFET conduction (1)(2)                      | $P_{cond1} = D \cdot \left( I_{OUT}^2 + \frac{\Delta I_L^2}{12} \right) \cdot R_{DS(on)1}$                                                                                | $P_{cond2} = D' \cdot \left( I_{OUT}^2 + \frac{\Delta I_L^2}{12} \right) \cdot R_{DS(on)2}$                                                                                                                                                      |  |  |
| MOSFET switching                              | $ P_{sw1} = \frac{V_{IN} \cdot F_{SW}}{2} \Bigg[ \Bigg( I_{OUT} - \frac{\Delta I_L}{2} \Bigg) \cdot t_R + \Bigg( I_{OUT} + \frac{\Delta I_L}{2} \Bigg) \cdot t_F \Bigg] $ | Negligible                                                                                                                                                                                                                                       |  |  |
| MOSFET gate drive (3)                         | $P_{Gate1} = V_{CC} \cdot F_{SW} \cdot Q_{G1}$                                                                                                                            | $P_{Gate2} = V_{CC} \cdot F_{SW} \cdot Q_{G2}$                                                                                                                                                                                                   |  |  |
| MOSFET output<br>charge <sup>(4)</sup>        | $P_{Coss} = F_{SW} \cdot \left(V_{IN} \cdot Q_{oss2} + E_{oss1} - E_{oss2}\right)$                                                                                        | Negligible                                                                                                                                                                                                                                       |  |  |
| Body diode conduction                         | N/A                                                                                                                                                                       | $\boxed{ P_{\text{cond}_{\text{BD}}} = V_{\text{F}} \cdot F_{\text{SW}} \Bigg[ \Bigg( I_{\text{OUT}} + \frac{\Delta I_{L}}{2} \Bigg) \cdot t_{\text{dt1}} + \Bigg( I_{\text{OUT}} - \frac{\Delta I_{L}}{2} \Bigg) \cdot t_{\text{dt2}} \Bigg] }$ |  |  |
| Body diode reverse recovery $P_{RR} = V_{IN}$ |                                                                                                                                                                           | F <sub>SW</sub> · Q <sub>RR2</sub>                                                                                                                                                                                                               |  |  |

- (1) MOSFET R<sub>DS(on)</sub> has a positive temperature coefficient of approximately 4500 ppm/°C. The MOSFET junction temperature, T<sub>J</sub>, and its rise over ambient temperature is dependent upon the device total power dissipation and its thermal impedance. When operating at or near minimum input voltage, make sure that the MOSFET R<sub>DS(on)</sub> is rated for the available gate drive voltage.
- (2) D' = 1-D is the duty cycle complement.
- (3) Gate drive loss is apportioned based on the internal gate resistance of the MOSFET, externally added series gate resistance, and the relevant driver resistance of the LM5143-Q1.
- (4) MOSFET output capacitances, C<sub>oss1</sub> and C<sub>oss2</sub>, are highly non-linear with voltage. These capacitances are charged losslessly by the inductor current at high-side MOSFET turnoff. During turnon, however, a current flows from the input to charge the output capacitance of the low-side MOSFET. E<sub>oss1</sub>, the energy of C<sub>oss1</sub>, is dissipated at turnon, but this is offset by the stored energy E<sub>oss2</sub> on C<sub>oss2</sub>. For more detail, refer to "Comparison of deadtime effects on the performance of DC-DC converters with GaN FETs and silicon MOSFETs," ECCE 2016.
- (5) MOSFET body diode reverse recovery charge, Q<sub>RR</sub>, depends on many parameters, particularly forward current, current transition speed, and temperature.



The high-side (control) MOSFET carries the inductor current during the PWM on-time (or D interval) and typically incurs most of the switching losses, so it is imperative to choose a high-side MOSFET that balances conduction and switching loss contributions. The total power dissipation in the high-side MOSFET is the sum of the following:

- Losses due to conduction
- Switching (voltage-current overlap)
- Output charge
- · Typically two-thirds of the net loss attributed to body diode reverse recovery

The low-side (synchronous) MOSFET carries the inductor current when the high-side MOSFET is off (or 1–D interval). The low-side MOSFET switching loss is negligible as it is switched at zero voltage – current just commutates from the channel to the body diode or vice versa during the transition deadtimes. The LM5143-Q1, with its adaptive gate drive timing, minimizes body diode conduction losses when both MOSFETs are off. Such losses scale directly with switching frequency.

In high step-down ratio applications, the low-side MOSFET carries the current for a large portion of the switching period. Therefore, to attain high efficiency, it is critical to optimize the low-side MOSFET for low  $R_{DS(on)}$ . In cases where the conduction loss is too high or the target  $R_{DS(on)}$  is lower than available in a single MOSFET, connect two low-side MOSFETs in parallel. The total power dissipation of the low-side MOSFET is the sum of the losses due to channel conduction, body diode conduction, and typically one-third of the net loss attributed to body diode reverse recovery. The LM5143-Q1 is well suited to drive TI's portfolio of NexFET<sup>TM</sup> power MOSFETs.

### 9.1.1.5 EMI Filter

Switching regulators exhibit negative input impedance, which is lowest at the minimum input voltage. An underdamped LC filter exhibits a high output impedance at the resonant frequency of the filter. For stability, the filter output impedance must be less than the absolute value of the converter input impedance.

$$Z_{IN} = \left| -\frac{V_{IN(min)}^{2}}{P_{IN}} \right| \tag{22}$$

The EMI filter design steps are as follows:

- Calculate the required attenuation of the EMI filter at the switching frequency, where C<sub>IN</sub> represents the
  existing capacitance at the input of the switching converter.
- The input filter inductor L<sub>IN</sub> is usually selected between 1 μH and 10 μH, but it can be lower to reduce losses in a high-current design.
- Calculate input filter capacitor C<sub>F</sub>.



图 39. Buck Regulator With  $\pi$ -Stage EMI Filter

By calculating the first harmonic current from the Fourier series of the input current waveform and multiplying it by the input impedance (the impedance is defined by the existing input capacitor  $C_{IN}$ ), a formula is derived to obtain the required attenuation as shown by  $\Delta \pm 23$ .



$$Attn = 20 log \left( \frac{I_{PEAK}}{\pi^2 \cdot F_{SW} \cdot C_{IN}} \cdot 1 \mu V \right) \cdot sin(\pi \cdot D_{MAX}) - V_{MAX}$$

where

- V<sub>MAX</sub> is the allowed dB<sub>μ</sub>V noise level for the applicable conducted EMI specification (for example, CISPR 25 Class 5)
- C<sub>IN</sub> is the existing input capacitance of the buck regulator
- D<sub>MAX</sub> is the maximum duty cycle

For filter design purposes, the current at the input can be modeled as a square-wave. Determine the EMI filter capacitance  $C_F$  from  $\Delta \vec{\Xi}$  24.

$$C_{\mathsf{F}} = \frac{1}{\mathsf{L}_{\mathsf{IN}}} \left( \frac{10^{\frac{|\mathsf{Attn}|}{40}}}{2\pi \cdot \mathsf{F}_{\mathsf{SW}}} \right)^{2} \tag{24}$$

Adding an input filter to a switching regulator modifies the control-to-output transfer function. The output impedance of the filter must be sufficiently small such that the input filter does not significantly affect the loop gain of the buck converter. The impedance peaks at the filter resonant frequency. Use  $\Delta \pm 25$  to calculate the resonant frequency of the filter.

$$f_{res} = \frac{1}{2\pi \cdot \sqrt{L_{IN} \cdot C_F}}$$
 (25)

The purpose of  $R_D$  is to reduce the peak output impedance of the filter at its resonant frequency. Capacitor  $C_D$  blocks the DC component of the input voltage to avoid excessive power dissipation in  $R_D$ . Capacitor  $C_D$  must have lower impedance than  $R_D$  at the resonant frequency with a capacitance value greater than that of the input capacitor  $C_{IN}$ . This prevents  $C_{IN}$  from interfering with the cutoff frequency of the main filter. Added damping is needed when the output impedance of the filter is high at the resonant frequency (Q of the filter formed by  $L_{IN}$  and  $C_{IN}$  is too high). An electrolytic capacitor  $C_D$  can be used for damping with a value given by  $\Delta \vec{x}$  26.

$$C_D \ge 4 \cdot C_{IN}$$
 (26)

Use 公式 27 to select the damping resistor  $R_D$ .

$$R_{D} = \sqrt{\frac{L_{IN}}{C_{IN}}}$$
 (27)

## 9.1.2 Error Amplifier and Compensation

图 40 shows a Type-II compensator using a transconductance error amplifier (EA). The dominant pole of the EA open-loop gain is set by the EA output resistance,  $R_{O-EA}$ , and effective bandwidth-limiting capacitance,  $C_{BW}$ , as shown in 公式 28.

$$G_{\text{EA(open loop)}}(s) = -\frac{g_m \cdot R_{\text{O-EA}}}{1 + s \cdot R_{\text{O-EA}} \cdot C_{\text{BW}}}$$
(28)

The EA high-frequency pole is neglected in the 公式 28. The compensator transfer function from output voltage to COMP node, including the gain contribution from the (internal or external) feedback resistor network, is calculated in 公式 29.

$$G_c(s) = \frac{\hat{v}_c(s)}{\hat{v}_{out}(s)} = -\frac{V_{REF}}{V_{OUT}} \cdot \frac{g_m \cdot R_{O\text{-EA}} \cdot \left(1 + \frac{s}{\omega_{z1}}\right)}{\left(1 + \frac{s}{\omega_{p1}}\right) \cdot \left(1 + \frac{s}{\omega_{p2}}\right)}$$

where



- V<sub>REF</sub> is the feedback voltage reference of 0.6 V
- g<sub>m</sub> is the EA gain transconductance of 1200 μS
- $R_{O-EA}$  is the error amplifier output impedance of 64 M $\Omega$  (29)

$$\omega_{Z1} = \frac{1}{R_{COMP} \cdot C_{COMP}}$$
(30)

$$\omega_{\text{p1}} = \frac{1}{\mathsf{R}_{\text{O-EA}} \cdot \left(\mathsf{C}_{\text{COMP}} + \mathsf{C}_{\text{HF}} + \mathsf{C}_{\text{BW}}\right)} \cong \frac{1}{\mathsf{R}_{\text{O-EA}} \cdot \mathsf{C}_{\text{COMP}}} \tag{31}$$

$$\omega_{p2} = \frac{1}{R_{COMP} \cdot \left(C_{COMP} \left\| \left(C_{HF} + C_{BW}\right)\right)} \cong \frac{1}{R_{COMP} \cdot C_{HF}}$$
(32)

The EA compensation components create a pole close to the origin, a zero, and a high-frequency pole. Typically,  $R_{COMP} << R_{O\text{-}EA}$  and  $C_{COMP} >> C_{BW}$  and  $C_{HF}$ , so the approximations are valid.



图 40. Error Amplifier and Compensation Network



## 9.2 Typical Applications

## 9.2.1 Design 1 - High Efficiency, Dual-Output Buck Regulator for Automotive Body Applications

₹ 41 shows the schematic diagram of a dual-output synchronous buck regulator with output voltages setpoints of 3.3 V and 5 V and a rated load current of 7 A for each output. In this example, the target half-load and full-load efficiencies are 91% and 90%, respectively, based on a nominal input voltage of 12 V that ranges from 3.5 V to 36 V. The switching frequency is set at 2.1 MHz by resistor R<sub>RT</sub>. The 5-V output is connected to VCCX to reduce IC bias power dissipation and improve efficiency.



图 41. Application Circuit 1 With LM5143-Q1 Buck Regulator at 2.1 MHz

注

This and subsequent design examples are provided herein to showcase the LM5143-Q1 controller in several different applications. Depending on the source impedance of the input supply bus, an electrolytic capacitor can be required at the input to ensure stability, particularly at low input voltage and high output current operating conditions. See the *Power Supply Recommendations* section for more details.

## 9.2.1.1 Design Requirements

表 6 shows the intended input, output, and performance parameters for this automotive design example.

表 6. Design Parameters

| DESIGN PARAMETER                         | VALUE       |  |  |  |
|------------------------------------------|-------------|--|--|--|
| Input voltage range (steady-state)       | 8 V to 18 V |  |  |  |
| Min transient input voltage (cold crank) | 3.5 V       |  |  |  |
| Max transient input voltage (load dump)  | 36 V        |  |  |  |
| Output voltages                          | 3.3 V, 5 V  |  |  |  |
| Output currents                          | 7 A         |  |  |  |



## 表 6. Design Parameters (接下页)

| DESIGN PARAMETER                           | VALUE   |
|--------------------------------------------|---------|
| Switching frequency                        | 2.1 MHz |
| Output voltage regulation                  | ±1%     |
| Standby current, output 1 enabled, no-load | < 50 μΑ |
| Shutdown current                           | 4 μΑ    |

The switching frequency is set at 2.1 MHz by resistor  $R_{RT}$ . In terms of control loop performance, the target loop crossover frequency is 60 kHz with a phase margin greater than 50°. The output voltage soft-start times are set at 2 ms by 68-nF soft-start capacitors.

The selected buck regulator powertrain components are cited in 表 7, and many of the components are available from multiple vendors. The MOSFETs in particular are chosen for both lowest conduction and switching power loss, as discussed in detail in *Power MOSFETs*. This design uses a low-DCR, metal-powder composite inductor, and ceramic output capacitor implementation.

## 表 7. List of Materials for Application Circuit 1

| REFERENCE<br>DESIGNATOR                                           | QTY   | SPECIFICATION                                                                                                        | MANUFACTURER      | PART NUMBER        |  |
|-------------------------------------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------|-------------------|--------------------|--|
|                                                                   |       | 10 μF, 50 V, X7R, 1210, ceramic, AEC-Q200                                                                            | Taiyo Yuden       | UMJ325KB7106KMHT   |  |
| C <sub>IN</sub>                                                   | 4     | 10 μF, 50 V, X7S, 1210, ceramic, AEC-Q200                                                                            | Murata            | GCM32EC71H106KA03  |  |
|                                                                   |       | 10 μF, 50 V, X7S, 1210, ceramic, AEC-Q200                                                                            | TDK               | CGA6P3X7S1H106M    |  |
|                                                                   |       | 47.1.F 6.3.V VZD 4340 coromic AEC 0300                                                                               | Murata            | GCM32ER70J476KE19L |  |
| Co                                                                | 8     | 47 μF, 6.3 V, X7R, 1210, ceramic, AEC-Q200                                                                           | Taiyo Yuden       | JMK325B7476KMHTR   |  |
|                                                                   |       | 47 μF, 6.3 V, X7S, 1210, ceramic, AEC-Q200                                                                           | TDK               | CGA6P1X7S0J476M    |  |
|                                                                   |       | $0.68~\mu\text{H}$ , $4.8~\text{m}\Omega$ , $25~\text{A}$ , $7.3~\text{x}$ $6.6~\text{x}$ $2.8~\text{mm}$ , AEC-Q200 | Würth Electronik  | 744373460068       |  |
|                                                                   |       | 0.68 μH, 4.5 m $\Omega$ , 22 A, 6.95 × 6.6 × 2.8 mm, AEC-Q200                                                        | Cyntec            | VCMV063T-R68MN2T   |  |
| L <sub>O1</sub> , L <sub>O2</sub>                                 | .02 2 | 0.68 μH, 3.1 m $\Omega$ , 20 A, 7 × 6.9 × 3.8 mm, AEC-Q200                                                           | Würth Electronik  | 744311068          |  |
|                                                                   |       | 0.68 μH, 7.4 mΩ, 12.2 A, 5.4 × 5.0 × 3 mm, AEC-Q200                                                                  | TDK               | SPM5030VT-R68-D    |  |
|                                                                   |       | 0.82 μH, 5.09 mΩ, 18 A, 6.56 × 6.36 × 3.2 mm, AEC-Q200                                                               | Coilcraft         | XEL6030-821        |  |
| Q <sub>1</sub> , Q <sub>2</sub> , Q <sub>3</sub> , Q <sub>4</sub> | 4     | 40 V, 5.7 mΩ, 9 nC, SON 5 x 6, AEC-Q101                                                                              | Infineon          | IPC50N04S5L-5R5    |  |
| R <sub>S1</sub> , R <sub>S2</sub>                                 | 2     | Shunt, 7 mΩ, 0508, 1 W, AEC-Q200                                                                                     | Susumu            | KRL3216T4A-M-R007  |  |
| U <sub>1</sub>                                                    | 1     | LM5143-Q1 65-V dual-channel buck controller, AEC-Q100                                                                | Texas Instruments | LM5143QRGWRQ1      |  |

## 9.2.1.2 Detailed Design Procedure

## 9.2.1.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LM5143-Q1 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- · Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.



### 9.2.1.2.2 Custom Design With Excel Quickstart Tool

Select components based on the regulator specifications using the *LM5143-Q1 Quickstart Calculator* available for download from the LM5143-Q1 product folder.

### 9.2.1.2.3 Inductor Calculation

1. Use 公式 33 to calculate the required buck inductance for each channel based on a 30% inductor ripple current at nominal input voltages.

$$\begin{split} L_{O1} &= \frac{V_{OUT1}}{V_{IN(nom)}} \cdot \left( \frac{V_{IN(nom)} - V_{OUT1}}{\Delta I_L \cdot F_{SW}} \right) = \frac{3.3 \, V}{12 \, V} \cdot \left( \frac{12 \, V - 3.3 \, V}{2.1 \, A \cdot 2.1 MHz} \right) = 0.54 \, \mu H \\ L_{O2} &= \frac{V_{OUT2}}{V_{IN(nom)}} \cdot \left( \frac{V_{IN(nom)} - V_{OUT2}}{\Delta I_L \cdot F_{SW}} \right) = \frac{5 \, V}{12 \, V} \cdot \left( \frac{12 \, V - 5 \, V}{2.1 \, A \cdot 2.1 MHz} \right) = 0.66 \, \mu H \end{split}$$

2. Select a standard inductor value of 0.68 µH for both channels. Use 公式 34 to calculate the peak inductor currents at maximum steady-state input voltage. Subharmonic oscillation occurs with a duty cycle greater than 50% for peak current-mode control. For design simplification, the LM5143-Q1 has an internal slope compensation ramp proportional to the switching frequency that is added to the current sense signal to damp any tendency toward subharmonic oscillation.

$$I_{LO1(PK)} = I_{OUT1} + \frac{\Delta I_{LO1}}{2} = I_{OUT1} + \frac{V_{OUT1}}{2 \cdot L_{O1} \cdot F_{SW}} \cdot \left(1 - \frac{V_{OUT1}}{V_{IN(max)}}\right) = 7 A + \frac{3.3 V}{2 \cdot 0.68 \mu H \cdot 2.1 MHz} \cdot \left(1 - \frac{3.3 V}{18 V}\right) = 7.94 A$$

$$I_{LO2(PK)} = I_{OUT2} + \frac{\Delta I_{LO2}}{2} = I_{OUT2} + \frac{V_{OUT2}}{2 \cdot L_{O2} \cdot F_{SW}} \cdot \left(1 - \frac{V_{OUT2}}{V_{IN(max)}}\right) = 7 A + \frac{5 V}{2 \cdot 0.68 \mu H \cdot 2.1 MHz} \cdot \left(1 - \frac{5 V}{18 V}\right) = 8.27 A$$

$$(34)$$

3. Based on 公式 10, use 公式 35 to cross-check the inductance to set a slope compensation equal to the ideal one times the inductor current downslope.

$$\begin{split} L_{O1(sc)} &= \frac{V_{OUT} \left( V \right) \cdot R_S \left( m \Omega \right)}{24 \cdot F_{SW} \left( MHz \right)} = \frac{3.3 \, V \cdot 7 m \Omega}{24 \cdot 2.1 \, MHz} = 0.46 \, \mu H \\ L_{O2(sc)} &= \frac{V_{OUT} \left( V \right) \cdot R_S \left( m \Omega \right)}{24 \cdot F_{SW} \left( MHz \right)} = \frac{5 \, V \cdot 7 \, m \Omega}{24 \cdot 2.1 \, MHz} = 0.69 \, \mu H \end{split} \tag{35}$$

### 9.2.1.2.4 Current-Sense Resistance

1. Calculate the current-sense resistance based on a maximum peak current capability of at least 20% higher than the peak inductor current at full load to provide sufficient margin during start-up and load-on transients. Calculate the current sense resistances using 公式 36.

$$R_{S1} = \frac{V_{CS(th)}}{1.2 \cdot I_{LO1(PK)}} = \frac{73 \, mV}{1.2 \cdot 7.94 \, A} = 7.66 \, m\Omega$$

$$R_{S2} = \frac{V_{CS(th)}}{1.2 \cdot I_{LO2(PK)}} = \frac{73 \, mV}{1.2 \cdot 8.27 \, A} = 7.36 \, m\Omega$$

where

V<sub>CS(th)</sub> is the 73 mV current limit threshold.

- (36)
- Select a standard resistance value of 7 mΩ for both shunts. A 0508 footprint component with wide aspect ratio termination design provides 1-W power rating, low parasitic series inductance, and compact PCB layout. Carefully observe the *Layout Guidelines* to make sure that noise and DC errors do not corrupt the differential current-sense voltages measured at [CS1, VOUT1] and [CS2, VOUT2].
- 3. Place the shunt resistor close to the inductor.
- 4. Use Kelvin-sense connections, and route the sense lines differentially from the shunt to the LM5143-Q1.



5. The CS-to-output propagation delay (related to the current limit comparator, internal logic and power MOSFET gate drivers) causes the peak current to increase above the calculated current limit threshold. For a total propagation delay of t<sub>CS-DELAY</sub> of 40 ns, use 公式 37 to calculate the worst-case peak inductor current with the output shorted.

$$I_{LO1(PK-SC)} = I_{LO2(PK-SC)} = \frac{V_{CS(th)}}{R_{S1}} + \frac{V_{IN(max)} \cdot t_{CS-DELAY}}{L_{O1}} = \frac{73 \, mV}{7 \, m\Omega} + \frac{18 \, V \cdot 40 \, ns}{0.68 \, \mu H} = 11.49 \, A \tag{37}$$

6. Based on this result, select an inductor for each channel with saturation current greater than 12 A across the full operating temperature range.

### 9.2.1.2.5 Output Capacitors

1. Use 公式 38 to estimate the output capacitance required to manage the output voltage overshoot during a load-off transient (from full load to no load) assuming a load transient deviation specification of 1.5% (50mV for a 3.3-V output).

$$\begin{split} C_{OUT1} &\geq \frac{L_{O1} \cdot \Delta I_{OUT1}^{2}}{\left(V_{OUT1} + \Delta V_{OVERSHOOT1}\right)^{2} - V_{OUT1}^{2}} = \frac{0.68 \, \mu H \cdot \left(7 \, A\right)^{2}}{\left(3.3 \, V + 50 \, mV\right)^{2} - \left(3.3 \, V\right)^{2}} = 100.2 \, \mu F \\ C_{OUT2} &\geq \frac{L_{O2} \cdot \Delta I_{OUT2}^{2}}{\left(V_{OUT2} + \Delta V_{OVERSHOOT2}\right)^{2} - V_{OUT2}^{2}} = \frac{0.68 \, \mu H \cdot \left(7 \, A\right)^{2}}{\left(5 \, V + 75 \, mV\right)^{2} - \left(5 \, V\right)^{2}} = 44.1 \mu F \end{split}$$

- Noting the voltage coefficient of ceramic capacitors where the effective capacitance decreases significantly with applied voltage, select four 47-μF, 6.3-V, X7R, 1210 ceramic output capacitors for each channel. Generally, when sufficient capacitance is used to satisfy the load-off transient response requirement, the voltage undershoot during a no-load to full-load transient is also satisfactory.
- 3. Use 公式 39 to estimate the peak-peak output voltage ripple of channel 1 at nominal input voltage.

$$\Delta V_{OUT1} = \sqrt{\left(\frac{\Delta I_{LO1}}{8 \cdot F_{SW} \cdot C_{OUT1}}\right)^2 + \left(R_{ESR} \cdot \Delta I_{LO1}\right)^2} = \sqrt{\left(\frac{1.89A}{8 \cdot 2.1 MHz \cdot 130 \mu F}\right)^2 + \left(1 m\Omega \cdot 1.89 \, A\right)^2} \approx 2 mV$$

where

- R<sub>ESR</sub> is the effective equivalent series resistance (ESR) of the output capacitors.
- 130 μF is the total effective (derated) ceramic output capacitance at 3.3 V.

4. Use 公式 40 to calculate the output capacitor RMS ripple current using and verify that the ripple current is within the capacitor ripple current rating.

$$I_{\text{CO1(RMS)}} = \frac{\Delta I_{\text{LO1}}}{\sqrt{12}} = \frac{1.89 \,\text{A}}{\sqrt{12}} = 0.55 \,\text{A}$$

$$I_{\text{CO2(RMS)}} = \frac{\Delta I_{\text{LO2}}}{\sqrt{12}} = \frac{2.53 \,\text{A}}{\sqrt{12}} = 0.73 \,\text{A}$$
(40)

## 9.2.1.2.6 Input Capacitors

A power supply input typically has a relatively high source impedance at the switching frequency. Good-quality input capacitors are necessary to limit the input ripple voltage. As mentioned earlier, dual-channel interleaved operation significantly reduces the input ripple amplitude. In general, the ripple current splits between the input capacitors based on the relative impedance of the capacitors at the switching frequency.

- 1. Select the input capacitors with sufficient voltage and RMS ripple current ratings.
- 2. Worst case input ripple for a two-channel buck regulator typically corresponds to when one channel operates at full load and the other channel is disabled or operates at no load. Use 公式 41 to calculate the input capacitor RMS ripple current assuming a worst-case duty-cycle operating point of 50%.

$$I_{CIN(RMS)} = I_{OUT1} \cdot \sqrt{D \cdot (1 - D)} = 7 \text{ A} \cdot \sqrt{0.5 \cdot (1 - 0.5)} = 3.5 \text{ A}$$
(41)

(39)



3. Use 公式 42 to find the required input capacitance.

$$C_{IN} \geq \frac{D \cdot \left(1-D\right) \cdot I_{OUT1}}{F_{SW} \cdot \left(\Delta V_{IN} - R_{ESR} \cdot I_{OUT1}\right)} = \frac{0.5 \cdot \left(1-0.5\right) \cdot 7\,A}{2.1 MHz \cdot \left(120 \, mV - 2 \, m\Omega \cdot 7\,A\right)} = 7.8 \, \mu F$$

where

- $\Delta V_{\text{IN}}$  is the input peak-to-peak ripple voltage specification.
- R<sub>ESR</sub> is the input capacitor ESR. (42)
- 4. Recognizing the voltage coefficient of ceramic capacitors, select two 10-μF, 50-V, X7R, 1210 ceramic input capacitors for each channel. Place these capacitors adjacent to the relevant power MOSFETs.
- 5. Use four 10-nF, 50-V, X7R, 0603 ceramic capacitors near each high-side MOSFET to supply the high di/dt current during MOSFET switching transitions. Such capacitors offer high self-resonant frequency (SRF) and low effective impedance above 100 MHz. The result is lower power loop parasitic inductance, thus minimizing switch-node voltage overshoot and ringing for lower EMI signature. Refer to 图 61 in the Layout Guidelines for more details.

### 9.2.1.2.7 Compensation Components

Choose compensation components for a stable control loop using the procedure outlined as follows.

1. Based on a specified open-loop gain crossover frequency,  $f_C$ , of 60 kHz, use  $\Delta \pm$  43 to calculate  $R_{COMP1}$ , assuming an effective output capacitance of 130 μF. Select  $R_{COMP1}$  of 20 kΩ.

$$R_{COMP1} = 2 \cdot \pi \cdot f_C \cdot \frac{V_{OUT}}{V_{REF}} \cdot \frac{R_S \cdot G_{CS}}{g_m} \cdot C_{OUT} = 2 \cdot \pi \cdot 60 \, \text{kHz} \cdot \frac{3.3 \, \text{V}}{0.6 \, \text{V}} \cdot \frac{7 m \Omega \cdot 12}{1200 \, \mu \text{S}} \cdot 130 \, \mu \text{F} = 18.9 \, \text{k}\Omega \tag{43}$$

2. Calculate  $C_{COMP1}$  to create a zero at the higher of (1) one tenth of the crossover frequency, or (2) the load pole. Select a  $C_{COMP1}$  capacitor of 1 nF.

$$C_{\text{COMP1}} = \frac{10}{2 \cdot \pi \cdot f_{\text{C}} \cdot R_{\text{COMP1}}} = \frac{10}{2 \cdot \pi \cdot 60 \,\text{kHz} \cdot 20 \,\text{k}\Omega} = 1.3 \,\text{nF}$$
(44)

 Calculate C<sub>HF1</sub> to create a pole at the ESR zero and to attenuate high-frequency noise at COMP. Select a C<sub>HF1</sub> capacitor of 15 pF.

$$C_{HF1} = \frac{1}{2 \cdot \pi \cdot f_{ESR} \cdot R_{COMP1}} = \frac{1}{2 \cdot \pi \cdot 500 \, \text{kHz} \cdot 20 \, \text{k}\Omega} = 15.9 \, \text{pF}$$

$$(45)$$



## 9.2.1.3 Application Curves













## 9.2.2 Design 2 – Two-Phase, Single-Output Buck Regulator for Automotive ADAS Applications

858 shows the schematic diagram of a single-output, two-phase synchronous buck regulator with an output voltage of 5 V and rated load current of 15 A. In this example, the target half-load and full-load efficiencies are 93% and 91%, respectively, based on a nominal input voltage of 12 V that ranges from 5 V to 36 V. The switching frequency is set at 2.1 MHz by resistor  $R_{RT}$ . The 5-V output is connected to VCCX to reduce IC bias power dissipation and improve light-load efficiency. An output voltage of 3.3 V is also feasible simply by connecting FB1 to VDDA.



图 58. Application Circuit 2 With LM5143-Q1 Buck Regulator at 2.1 MHz

### 9.2.2.1 Design Requirements

表 8 shows the intended input, output, and performance parameters for this automotive application design example.

 DESIGN PARAMETER
 VALUE

 Input voltage range (steady-state)
 5 V to 18 V

 Minimum transient input voltage (cold crank)
 5 V

 Maximum transient input voltage (load dump)
 36 V

 Output voltages
 5 V

 Output currents
 15 A

 Switching frequency
 2.1 MHz

Output voltage regulation

Standby current, output 1 enabled, no-load

Shutdown current

表 8. Design Parameters

±1%

 $< 50 \mu A$ 

4 μΑ



The switching frequency is set at 2.1 MHz by resistor  $R_{RT}$ . In terms of control loop performance, the target loop crossover frequency is 60 kHz with a phase margin greater than 50°. The output voltage soft-start time is set at 2 ms by a 68-nF soft-start capacitor.

The selected buck regulator powertrain components are cited in 表 9, and many of the components are available from multiple vendors. Similar to design 1, this design uses a low-DCR, metal-powder composite inductor, and ceramic output capacitor implementation.

| REFERENCE<br>DESIGNATOR                                           | QTY | SPECIFICATION                                                                    | MANUFACTURER      | PART NUMBER        |  |
|-------------------------------------------------------------------|-----|----------------------------------------------------------------------------------|-------------------|--------------------|--|
|                                                                   |     | 10 μF, 50 V, X7R, 1210, ceramic, AEC-Q200                                        | Taiyo Yuden       | UMJ325KB7106KMHT   |  |
| C <sub>IN</sub>                                                   | 4   | 10 F F0 V V7C 1210 coronic AFC 0200                                              | Murata            | GCM32EC71H106KA03  |  |
|                                                                   |     | 10 μF, 50 V, X7S, 1210, ceramic, AEC-Q200                                        | TDK               | CGA6P3X7S1H106M    |  |
|                                                                   |     | 47 UE 6.2 V VZP 4240 coromic AEC 0200                                            | Murata            | GCM32ER70J476KE19L |  |
| Co                                                                | 8   | 47 μF, 6.3 V, X7R, 1210, ceramic, AEC-Q200                                       | Taiyo Yuden       | JMK325B7476KMHTR   |  |
|                                                                   |     | 47 μF, 6.3 V, X7S, 1210, ceramic, AEC-Q200                                       | TDK               | CGA6P1X7S0J476M    |  |
|                                                                   |     | 0.68 $\mu$ H, 4.8 m $\Omega$ , 25 A, 7.3 $\times$ 6.6 $\times$ 2.8 mm, AEC-Q200  | Würth Electronik  | 744373460068       |  |
|                                                                   |     | 0.68 $\mu$ H, 4.5 m $\Omega$ , 22 A, 6.95 $\times$ 6.6 $\times$ 2.8 mm, AEC-Q200 | Cyntec            | VCMV063T-R68MN2T   |  |
| L <sub>O1</sub> , L <sub>O2</sub>                                 | 2   | 0.68 μH, 3.1 m $\Omega$ , 20 A, 7 × 6.9 × 3.8 mm, AEC-Q200                       | Würth Electronik  | 744311068          |  |
|                                                                   |     | 0.68 $\mu$ H, 7.4 m $\Omega$ , 12.2 A, 5.4 × 5.0 × 3 mm, AEC-Q200                | TDK               | SPM5030VT-R68-D    |  |
|                                                                   |     | 0.82 μH, 5.09 m $\Omega$ , 18 A, 6.56 × 6.36 × 3.2 mm, AEC-Q200                  | Coilcraft         | XEL6030-821        |  |
| Q <sub>1</sub> , Q <sub>2</sub> , Q <sub>3</sub> , Q <sub>4</sub> | 4   | 40 V, 5.7 mΩ, 9 nC, SON 5 × 6, AEC-Q101                                          | Infineon          | IPC50N04S5L-5R5    |  |
| R <sub>S1</sub> , R <sub>S2</sub>                                 | 2   | Shunt, 7 mΩ, 0508, 1 W, AEC-Q200                                                 | Susumu            | KRL3216T4A-M-R007  |  |
| U <sub>1</sub>                                                    | 1   | LM5143-Q1 65-V dual-channel buck controller, AEC-Q100                            | Texas Instruments | LM5143QRGWRQ1      |  |

## 9.2.2.2 Detailed Design Procedures

See the Detailed Design Procedure.

## 9.2.2.3 Application Curves





# 10 Power Supply Recommendations

The LM5143-Q1 buck controller is designed to operate from a wide input voltage range of 3.5 V to 65 V. The characteristics of the input supply must be compatible with the *Absolute Maximum Ratings* and *Recommended Operating Conditions* tables. In addition, the input supply must be capable of delivering the required input current to the fully-loaded regulator. Use 公式 46 to estimate the average input current.

$$I_{IN} = \frac{P_{OUT}}{V_{IN} \cdot \eta}$$

where

η is the efficiency (46)

If the regulator is connected to an input supply through long wires or PCB traces with a large impedance, take special care to achieve stable performance. The parasitic inductance and resistance of the input cables may have an adverse effect on converter operation. The parasitic inductance in combination with the low-ESR ceramic input capacitors form an underdamped resonant circuit. This circuit can cause overvoltage transients at VIN each time the input supply is cycled ON and OFF. The parasitic resistance causes the input voltage to dip during a load transient. The best way to solve such issues is to reduce the distance from the input supply to the regulator and use an aluminum or tantalum input capacitor in parallel with the ceramics. The moderate ESR of the electrolytic capacitors helps to damp the input resonant circuit and reduce any voltage overshoots. A capacitance in the range of 10  $\mu$ F to 47  $\mu$ F is usually sufficient to provide parallel input damping and helps to hold the input voltage steady during large load transients.

An EMI input filter is often used in front of the regulator that, unless carefully designed, can lead to instability as well as some of the affects mentioned above. The Simple Success with Conducted EMI for DC-DC Converters Application Report provides helpful suggestions when designing an input filter for any switching regulator.



# 11 Layout

## 11.1 Layout Guidelines

Proper PCB design and layout is important in a high-current, fast-switching circuits (with high current and voltage slew rates) to achieve a robust and reliable design. As expected, certain issues must be considered before designing a PCB layout using the LM5143-Q1. The high-frequency power loop of a buck regulator power stage is denoted by loop 1 in the shaded area of 8 61. The topological architecture of a buck regulator means that particularly high di/dt current flows in the components of loop 1, and it becomes mandatory to reduce the parasitic inductance of this loop by minimizing its effective loop area. Also important are the gate drive loops of the low-side and high-side MOSFETs, denoted by 2 and 3, respectively, in 8 61.



图 61. DC/DC Regulator Ground System With Power Stage and Gate Drive Circuit Switching Loops

### 11.1.1 Power Stage Layout

- Input capacitors, output capacitors, and MOSFETs are the constituent components of the power stage of a
  buck regulator and are typically placed on the top side of the PCB (solder side). The benefits of convective
  heat transfer are maximized because of leveraging any system-level airflow. In a two-sided PCB layout,
  small-signal components are typically placed on the bottom side (component side). Insert at least one inner
  plane, connected to ground, to shield and isolate the small-signal traces from noisy power traces and lines.
- 2. The DC/DC regulator has several high-current loops. Minimize the area of these loops in order to suppress generated switching noise and optimize switching performance.
  - Loop 1: The most important loop area to minimize is the path from the input capacitor or capacitors through the high- and low-side MOSFETs, and back to the capacitor or capacitors through the ground connection. Connect the input capacitor or capacitors negative terminal close to the source of the low-side MOSFET (at ground). Similarly, connect the input capacitor or capacitors positive terminal close to the drain of the high-side MOSFET (at VIN). Refer to loop 1 of 图 61.
  - Another loop, not as critical as loop 1, is the path from the low-side MOSFET through the inductor and output capacitor or capacitors, and back to source of the low-side MOSFET through ground. Connect the source of the low-side MOSFET and negative terminal of the output capacitor or capacitors at ground as close as possible.
- 3. The PCB trace defined as SW node, which connects to the source of the high-side (control) MOSFET, the drain of the low-side (synchronous) MOSFET and the high-voltage side of the inductor, must be short and wide. However, the SW connection is a source of injected EMI and thus must not be too large.



# Layout Guidelines (接下页)

- 4. Follow any layout considerations of the MOSFETs as recommended by the MOSFET manufacturer, including pad geometry and solder paste stencil design.
- 5. The SW pin connects to the switch node of the power conversion stage and acts as the return path for the high-side gate driver. The parasitic inductance inherent to loop 1 in 8 61 and the output capacitance (C<sub>OSS</sub>) of both power MOSFETs form a resonant circuit that induces high frequency (greater than 50 MHz) ringing at the SW node. The voltage peak of this ringing, if not controlled, can be significantly higher than the input voltage. Make sure that the peak ringing amplitude does not exceed the absolute maximum rating limit for the SW pin. In many cases, a series resistor and capacitor snubber network connected from the SW node to GND damps the ringing and decreases the peak amplitude. Provide provisions for snubber network components in the PCB layout. If testing reveals that the ringing amplitude at the SW pin is excessive, then include snubber components as needed.

## 11.1.2 Gate-Drive Layout

The LM5143-Q1 high-side and low-side gate drivers incorporate short propagation delays, adaptive dead-time control, and low-impedance output stages capable of delivering large peak currents with very fast rise and fall times to facilitate rapid turnon and turnoff transitions of the power MOSFETs. Very high di/dt can cause unacceptable ringing if the trace lengths and impedances are not well controlled.

Minimization of stray or parasitic gate loop inductance is key to optimizing gate drive switching performance, whether it be series gate inductance that resonates with MOSFET gate capacitance or common source inductance (common to gate and power loops) that provides a negative feedback component opposing the gate drive command, thereby increasing MOSFET switching times. The following loops are important:

- Loop 2: high-side MOSFET, Q₁. During the high-side MOSFET turnon, high current flows from the bootstrap (boot) capacitor through the gate driver and high-side MOSFET, and back to the negative terminal of the boot capacitor through the SW connection. Conversely, to turn off the high-side MOSFET, high current flows from the gate of the high-side MOSFET through the gate driver and SW, and back to the source of the high-side MOSFET through the SW trace. Refer to loop 2 of 图 61.
- Loop 3: low-side MOSFET, Q₂. During the low-side MOSFET turnon, high current flows from the VCC decoupling capacitor through the gate driver and low-side MOSFET, and back to the negative terminal of the capacitor through ground. Conversely, to turn off the low-side MOSFET, high current flows from the gate of the low-side MOSFET through the gate driver and GND, and back to the source of the low-side MOSFET through ground. Refer to loop 3 of 图 61.

TI strongly recommends following circuit layout guidelines when designing with high-speed MOSFET gate drive circuits.

- 1. Connections from gate driver outputs, HO1/2, HOL1/2, LO1/2, and LOL1/2 to the respective gates of the high-side or low-side MOSFETs must be as short as possible to reduce series parasitic inductance. Be aware that peak gate drive currents can be as high as 4.25 A. Use 0.65 mm (25 mils) or wider traces. Use via or vias, if necessary, of at least 0.5 mm (20 mils) diameter along these traces. Route HO and SW gate traces as a differential pair from the LM5143-Q1 to the high-side MOSFET, taking advantage of flux cancellation.
- 2. Minimize the current loop path from the VCC and HB pins through their respective capacitors as these provide the high instantaneous current, up to 4.25 A, to charge the MOSFET gate capacitances. Specifically, locate the bootstrap capacitor, C<sub>BST</sub>, close to the HB and SW pins of the LM5143-Q1 to minimize the area of loop 2 associated with the high-side driver. Similarly, locate the VCC capacitor, C<sub>VCC</sub>, close to the VCC and PGND pins of the LM5143-Q1 to minimize the area of loop 3 associated with the low-side driver.

## 11.1.3 PWM Controller Layout

With the proviso to locate the controller as close as possible to the power MOSFETs to minimize gate driver trace runs, the components related to the analog and feedback signals as well as current sensing are considered in the following:

- 1. Separate power and signal traces, and use a ground plane to provide noise shielding.
- 2. Place all sensitive analog traces and components related to COMP1/2, FB1/2, CS1/2, SS1/2, RES and RT away from high-voltage switching nodes such as SW1/2, HO1/2, LO1/2 or HB1/2 to avoid mutual coupling. Use internal layer(s) as ground plane(s). Pay particular attention to shielding the feedback (FB) trace from power traces and components.



# Layout Guidelines (接下页)

- 3. Locate the upper and lower feedback resistors (if required) close to the respective FB pins, keeping the FB traces as short as possible. Route the trace from the upper feedback resistor(s) to the required output voltage sense point(s) at the load(s).
- 4. Route the CS1/2 and VOUT1/2 traces as differential pairs to minimize noise pickup and use Kelvin connections to the applicable shunt resistor (if shunt current sensing is used) or to the sense capacitor (if inductor DCR current sensing is used).
- 5. Minimize the loop area from the VCC1/2 and VIN pins through their respective decoupling capacitors to the relevant PGND pins. Locate these capacitors as close as possible to the LM5143-Q1.

## 11.1.4 Thermal Design and Layout

The useful operating temperature range of a PWM controller with integrated gate drivers and bias supply LDO regulator is greatly affected by the following:

- Average gate drive current requirements of the power MOSFETs
- · Switching frequency
- Operating input voltage (affecting bias regulator LDO voltage drop and hence its power dissipation)
- · Thermal characteristics of the package and operating environment

For a PWM controller to be useful over a particular temperature range, the package must allow for the efficient removal of the heat produced while keeping the junction temperature within rated limits. The LM5143-Q1 controller is available in a small 6-mm × 6-mm 40-pin VQFNP (RGW) PowerPAD package to cover a range of application requirements. *Thermal Information* summarizes the thermal metrics of this package.

The 40-pin VQFNP package offers a means of removing heat from the semiconductor die through the exposed thermal pad at the base of the package. While the exposed pad of the package is not directly connected to any leads of the package, it is thermally connected to the substrate of the LM5143-Q1 device (ground). This allows a significant improvement in heat sinking, and it becomes imperative that the PCB is designed with thermal lands, thermal vias, and a ground plane to complete the heat removal subsystem. The exposed pad of the LM5143-Q1 is soldered to the ground-connected copper land on the PCB directly underneath the device package, reducing the thermal resistance to a very low value.

Numerous vias with a 0.3-mm diameter connected from the thermal land to the internal and solder-side ground plane or planes are vital to help dissipation. In a multi-layer PCB design, a solid ground plane is typically placed on the PCB layer below the power components. Not only does this provide a plane for the power stage currents to flow but it also represents a thermally conductive path away from the heat generating devices.

The thermal characteristics of the MOSFETs also are significant. The drain pads of the high-side MOSFETs are normally connected to a VIN plane for heat sinking. The drain pads of the low-side MOSFETs are tied to the respective SW planes, but the SW plane area is purposely kept as small as possible to mitigate EMI concerns.

## 11.1.5 Ground Plane Design

As mentioned previously, using one or more of the inner PCB layers as a solid ground plane is recommended. A ground plane offers shielding for sensitive circuits and traces and also provides a quiet reference potential for the control circuitry. Connect the PGND1 and PGND2 pins to the system ground plane using an array of vias under the exposed pad. Also connect the PGND1 and PGND2 pins directly to the return terminals of the input and output capacitors. The PGND nets contain noise at the switching frequency and can bounce because of load current variations. The power traces for PGND1/2, VIN and SW1/2 can be restricted to one side of the ground plane. The other side of the ground plane contains much less noise and is ideal for sensitive analog trace routes.

## 11.2 Layout Example

- 63 shows the schematic of the high-frequency loops of one synchronous buck channel. The high-frequency power loop current flows through MOSFETs Q2 and Q4, through the power ground plane on layer 2, and back to VIN through the 0603 ceramic capacitors C16 through C19. This loop must be as small as possible to minimize EMI.



# Layout Example (接下页)



图 62. PCB Top Layer



图 63. Power Stage Components (1)

(1) See Improve High-current DC/DC Regulator Performance for Free with Optimized Power Stage Layout for more detail.



## 12 器件和文档支持

## 12.1 器件支持

### 12.1.1 第三方产品免责声明

TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。

### 12.1.2 开发支持

相关开发支持,请参见以下文档:

- LM5143-Q1 快速入门计算器
- LM5143-Q1 仿真模型
- TI 参考设计库
- WEBENCH® 设计中心
- 技术文章:
  - 如何使用压摆率进行 **EMI** 控制
  - 同步降压控制器解决方案支持提供宽 V<sub>IN</sub> 性能和灵活性
  - 直流/直流转换器的高密度 PCB 布局

### 12.1.3 使用 WEBENCH® 工具创建定制设计

单击此处,使用 LM5143-Q1 器件及其 WEBENCH® 电源设计器创建定制设计。

- 1. 首先输入输入电压  $(V_{IN})$ 、输出电压  $(V_{OUT})$  和输出电流  $(I_{OUT})$  要求。
- 2. 使用优化器拨盘优化该设计的关键参数,如效率、尺寸和成本。
- 3. 将生成的设计与德州仪器 (TI) 的其他可行的解决方案进行比较。

WEBENCH 电源设计器提供定制原理图以及罗列实时价格和组件供货情况的物料清单。

在多数情况下,可执行以下操作:

- 运行电气仿真,观察重要波形以及电路性能
- 运行热性能仿真,了解电路板热性能
- 将定制原理图和布局方案以常用 CAD 格式导出
- 打印设计方案的 PDF 报告并与同事共享

有关 WEBENCH 工具的详细信息,请访问 www.ti.com.cn/WEBENCH。

### 12.2 文档支持

### 12.2.1 相关文档

请参阅如下相关文档:

- 用户指南:
  - 德州仪器 (TI), 《LM5143-Q1 同步降压控制器 EVM》
  - 德州仪器 (TI), 《LM5143-Q1 同步降压控制器高密度四相设计》
  - 德州仪器 (TI), 《LM5140-Q1 同步降压控制器高密度 EVM》
- 技术简介:
  - 德州仪器 (TI), 《通过将电感寄生效应降至最低来降低降压转换器 EMI 和电压应力》
- 白皮书:
  - 德州仪器 (TI), 《电源的传导 EMI 规格概述》
  - 德州仪器 (TI), 《电源的辐射 EMI 规格概述》
  - 德州仪器 (TI), 《评估适用于成本驱动型严苛应用的宽 V<sub>IN</sub>、低 EMI 同步降压 电路》
- 应用报告:
  - 德州仪器 (TI), 《AN-2162: 轻松抑制直流/直流转换器中的传导 EMI》
  - 德州仪器 (TI), 《在汽车冷启动期间使用 LM5140-Q1 双路同步降压控制器维持输出电压调节》



## 文档支持 (接下页)

### 12.2.1.1 PCB 布局资源

- 研讨会:
  - 德州仪器 (TI), 《构建电源 布局注意事项》
- 应用报告:
  - 德州仪器 (TI), 《通过优化的功率级布局免费提高大电流直流/直流稳压器性能应用报告》
  - 德州仪器 (TI), 《AN-1149 开关电源布局指南》
  - 德州仪器 (TI), 《AN-1229 Simple Switcher PCB 布局指南》
  - 德州仪器 (TI), 《使用 LM4360x 与 LM4600x 简化低辐射 EMI 布局》

### 12.2.1.2 热设计资源

- 应用报告:
  - 德州仪器 (TI), 《AN-2020 热设计: 学会洞察先机, 不做事后诸葛》
  - 德州仪器 (TI), AN-1520《外露焊盘封装实现最佳热阻性的电路板布局指南》
  - 德州仪器 (TI), 《半导体和 IC 封装热指标》
  - 德州仪器 (TI), 《使用 LM43603 和 LM43602 简化热设计》
  - 德州仪器 (TI), 《PowerPAD™ 热增强型封装》
  - 德州仪器 (TI), 《PowerPAD 速成》
  - 德州仪器 (TI), 《使用新的热指标》

## 12.3 接收文档更新通知

要接收文档更新通知,请在 ti.com.cn 上查找器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请参阅任何已修订文档中包含的修订历史记录。

### 12.4 支持资源

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the guick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

## 12.5 商标

NexFET, PowerPAD, E2E are trademarks of Texas Instruments.

WEBENCH is a registered trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### 12.6 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

## 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 机械、封装和可订购信息

以下页面显示机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。

## 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司



# PACKAGE OPTION ADDENDUM

10-Dec-2020

### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| LM5143QRWGRQ1    | ACTIVE     | VQFNP        | RWG                | 40   | 2500           | RoHS & Green | NIPDAUAG                      | Level-3-260C-168 HR | -40 to 150   | LM5143<br>A2            | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 28-Oct-2019

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



## \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM5143QRWGRQ1 | VQFNP           | RWG                | 40 | 2500 | 330.0                    | 17.0                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 28-Oct-2019



### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM5143QRWGRQ1 | VQFNP        | RWG             | 40   | 2500 | 336.6       | 336.6      | 41.3        |



PLASTIC QUAD FLATPACK - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



## NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司