# 2-4 Cell Li+ Battery SMBus Charge Controller with N-Channel Power MOSFET Selector and Advanced Circuit Protection Check for Samples: bq24725 #### **FEATURES** - SMBus Host-Controlled NMOS-NMOS Synchronous Buck Converter with Programmable 615kHz, 750kHz, and 885kHz Switching Frequencies - Automatic N-channel MOSFET Selection of System Power Source from Adapter or Battery Driven by Internal Charge Pumps - Enhanced Safety Features for Over Voltage Protection, Over Current Protection, Battery, Inductor and MOSFET Short Circuit Protection - Programmable Input Current, Charge Voltage, Charge Current Limits - ±0.5% Charge Voltage Accuracy up to 19.2V - ±3% Charge Current Accuracy up to 8.128A - ±3% Input Current Accuracy up to 8.064A - ±2% 20x Adapter Current or Charge Current Amplifier Output Accuracy - Programmable Battery Depletion Threshold, and Battery LERAN Function - Programmable Adapter Detection and Indicator - Integrated Soft Start - Integrated Loop Compensation - Real Time System Control on ILIM pin to Limit Charge Current - AC Adapter Operating Range 9V-24V - 5µA Off-State Battery Discharge Current - 20-pin 3.5 x 3.5 mm<sup>2</sup> QFN Package #### **APPLICATIONS** - Portable Notebook Computers, UMPC, Ultra-Thin Notebook, and Netbook - Personal Digital Assistant - Handheld Terminal - Industrial and Medical Equipment - Portable Equipment #### DESCRIPTION The bq24725 is a high-efficiency, synchronous battery charger, offering low component count for space-constraint, multi-chemistry battery charging applications. The bq24725 uses two charge pumps to separately drive n-channel MOSFETs (ACFET, RBFET and BATFET) for automatic system power source selection. SMBus controlled input current, charge current, and charge voltage DACs allow for high regulation accuracies that can be programmed by the system power management micro-controller. The bq24725 uses internal input current register or external ILIM pin to throttle down PWM modulation to reduce the charge current. The bq24725 charges two, three or four series Li+cells, and is available in a 20-pin, 3.5 x 3.5 mm<sup>2</sup> QFN package. ₩. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### **DEVICE INFORMATION** $F_s = 750 \text{kHz}$ , $I_{ADPT} = 4.096 \text{A}$ , $I_{CHRG} = 2.944 \text{A}$ , $I_{LIM} = 4 \text{A}$ , $V_{CHRG} = 12.592 \text{V}$ , 90W adapter and 3S2P battery pack See the application information about negative output voltage protection for hard shorts on battery to ground or battery reverse connection. Figure 1. Typical System Schematic with Two NMOS Selector $F_s = 750 \text{kHz}$ , $I_{ADPT} = 2.688 \text{A}$ , $I_{CHRG} = 1.984 \text{A}$ , $I_{LIM} = 2.54 \text{A}$ , $V_{CHRG} = 12.592 \text{V}$ , 65W adapter and 3S2P battery pack See the application information about negative output voltage protection for hard shorts on battery to ground or battery reverse connection. Figure 2. Typical System Schematic with One NMOS Selector and Schottky Diode #### **ORDERING INFORMATION** | PART NUMBER | IC MARKING | PACKAGE | ORDERING NUMBER<br>(Tape and Reel) | QUANTITY | |-------------|------------|-------------------------------------|------------------------------------|----------| | ha24725 | DO705 | 20 DIN 2 5 × 2 5mm <sup>2</sup> OFN | bq24725RGRR | 3000 | | bq24725 | BQ725 | 20-PIN 3.5 x 3.5mm <sup>2</sup> QFN | bq24725RGRT | 250 | #### THERMAL INFORMATION | | THERMAL METRIC <sup>(1)</sup> | | UNITS | |---------------|-------------------------------------------------------------|------|-------| | | | | UNITS | | $\theta_{JA}$ | Junction-to-ambient thermal resistance (2) | 46.8 | | | ΨЈТ | Junction-to-top characterization parameter (3) | 0.6 | °C/W | | ΨЈВ | Junction-to-board characterization parameter <sup>(4)</sup> | 15.3 | | - (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. - (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a. - (3) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7). - (4) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7). Copyright © 2010, Texas Instruments Incorporated #### **ABSOLUTE MAXIMUM RATINGS** over operating free-air temperature range (unless otherwise noted) (1) (2) | | | VALUE | UNIT | |--------------------------------------------|--------------------------------------------------------|-------------|------| | | SRN, SRP, ACN, ACP, CMSRC, VCC | -0.3 to 30 | | | Voltago rango | PHASE | -2 to 30 | | | Voltage range | ACDET, SDA, SCL, LODRV, REGN, IOUT, ILIM, ACOK | -0.3 to 7 | V | | | BTST, HIDRV, ACDRV, BATDRV | -0.3 to 36 | | | Maximum difference voltage | SRP-SRN, ACP-ACN | -0.5 to 0.5 | | | Junction temperature range, T <sub>J</sub> | | -40 to 155 | ô | | Storage temperature range, T | Storage temperature range, T <sub>stg</sub> –55 to 155 | | ç | - (1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) All voltages are with respect to GND if not specified. Currents are positive into, negative out of the specified terminal. Consult Packaging Section of the data book for thermal limitations and considerations of packages. #### RECOMMENDED OPERATING CONDITIONS over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | | |---------------------------------------------|------------------------------------------------|------|---------|------|--| | | SRN, SRP, ACN, ACP, CMSRC, VCC | 0 | 24 | | | | Valtana manana | PHASE | -2 | 24 | \ / | | | Voltage range | ACDET, SDA, SCL, LODRV, REGN, IOUT, ILIM, ACOK | 0 | 6.5 | V | | | | BTST, HIDRV, ACDRV, BATDRV | 0 | 30 | | | | Maximum difference voltage | SRP-SRN, ACP-ACN | -0.2 | 0.2 | V | | | Junction temperature range, T <sub>J</sub> | | 0 | 125 | °C | | | Storage temperature range, T <sub>stg</sub> | | -55 | 150 | °C | | # **ELECTRICAL CHARACTERISTICS** $4.5 \text{ V} \le \text{V}_{\text{VCC}} \le 24 \text{ V}, \, 0^{\circ}\text{C} \le \text{T}_{\text{J}} \le 125^{\circ}\text{C}, \, \text{typical values are at T}_{\text{A}} = 25^{\circ}\text{C}, \, \text{with respect to GND (unless otherwise noted)}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|--------------------------------------------------------------|---------------------------|--------|-----------|--------|------| | OPERATING CO | ONDITIONS | | | | | | | V <sub>VCC_OP</sub> | VCC Input voltage operating range | | 4.5 | | 24 | V | | CHARGE VOLTA | AGE REGULATION | | | | | | | V <sub>BAT_REG_RNG</sub> | BAT voltage regulation range | | 1.024 | | 19.2 | V | | | | 01 | 16.716 | 16.8 | 16.884 | V | | | | ChargeVoltage() = 0x41A0H | -0.5% | | 0.5% | | | ., | | 01 | 12.529 | 29 12.592 | 12.655 | ٧ | | V <sub>BAT_REG_ACC</sub> | Charge Voltage Regulation Accuracy ChargeVoltage() = 0x3130H | -0.5% | | 0.5% | | | | | | OL VIII O GODOLI | 8.35 | 8.35 8.4 | 8.45 | V | | | ChargeVoltage() = 0 | ChargeVoltage() = 0x20D0H | -0.6% | | 0.6% | | Submit Documentation Feedback Copyright © 2010, Texas Instruments Incorporated $4.5 \text{ V} \le \text{V}_{\text{VCC}} \le 24 \text{ V}, \, 0^{\circ}\text{C} \le \text{T}_{\text{J}} \le 125^{\circ}\text{C}, \, \text{typical values are at T}_{\text{A}} = 25^{\circ}\text{C}, \, \text{with respect to GND (unless otherwise noted)}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|-----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--------------|------|-------------|------| | CHARGE CURR | ENT REGULATION | | | | <u> </u> | | | V <sub>IREG_CHG_RNG</sub> | Charge Current Regulation Differential Voltage Range | V <sub>IREG_CHG</sub> = V <sub>SRP</sub> - V <sub>SRN</sub> | 0 | | 81.28 | mV | | | | ChargeCurrent() = 0x1000H | 3973<br>-3% | 4096 | 4219<br>3% | mA | | | | ChargeCurrent() = 0x0800H | 1946<br>-5% | 2048 | 2150<br>5% | mA | | I <sub>CHRG_REG_ACC</sub> | Charge Current Regulation Accuracy 10mΩ current sensing resistor | ChargeCurrent() = 0x0200H | 410 | 512 | 614 | mA | | | TOTAL CUITERS SETSING TESISION | ChargeCurrent() = 0x0100H | -20%<br>172 | 256 | 20%<br>340 | mA | | | | ChargeCurrent() = 0x0080H | -33%<br>64 | 128 | 33%<br>192 | mA | | | | Chargeouriem() = 0x000011 | -50% | | 50% | | | INPUT CURREN | T REGULATION | | | | | | | V <sub>IREG_DPM_RNG</sub> | Input current regulation differential voltage range | $V_{IREG\_DPM} = V_{ACP} - V_{ACN}$ | 0 | | 80.64 | mV | | | | InputCurrent() = 0x1000H | 3973<br>-3% | 4096 | 4219<br>3% | mA | | | Input current regulation accuracy $10m\Omega$ current sensing resistor | InputCurrent() = 0x0800H | 1946<br>-5% | 2048 | 2150<br>5% | mA | | I <sub>DPM_REG_ACC</sub> | | InputCurrent() = 0x0400H | 870<br>-15% | 1024 | 1178<br>15% | mA | | | | InputCurrent() = 0x0200H | 384<br>-25% | 512 | 640<br>25% | mA | | INPUT CURREN | T OR CHARGE CURRENT SENSE AMPLIFIER | R | -2570 | | 2570 | | | V <sub>ACP/N_OP</sub> | Input common mode range | Voltage on ACP/ACN | 4.5 | | 24 | V | | V <sub>SRP/N OP</sub> | Output Common Mode Range | Voltage on SRP/SRN | 0 | | 19.2 | V | | V <sub>IOUT</sub> | IOUT Output Voltage Range | Vollage on Orti /Ortiv | 0 | | 1.6 | V | | | IOUT Output Current | | 0 | | 1.0 | mA | | I <sub>IOUT</sub> | Current Sense Amplifier Gain | V <sub>(ICOUT)</sub> /V <sub>(SRP-SRN)</sub> or V <sub>(ACP-ACN)</sub> | | 20 | • | V/V | | A <sub>IOUT</sub> | Current Sense Ampliner Sain | $V_{(SRP-SRN)}$ Or $V_{(ACP-ACN)} = 40.96$ mV | -2% | 20 | 2% | V/V | | | 0 10 0 11 | $V_{(SRP-SRN)}$ or $V_{(ACP-ACN)} = 20.48$ mV<br>$V_{(SRP-SRN)}$ or $V_{(ACP-ACN)} = 10.24$ mV | -4%<br>-15% | | 4%<br>15% | | | V <sub>IOUT_ACC</sub> | Current Sense Output Accuracy | $V_{(SRP-SRN)}$ or $V_{(ACP-ACN)} = 5.12$ mV<br>$V_{(SRP-SRN)}$ or $V_{(ACP-ACN)} = 2.56$ mV | -20%<br>-33% | | 20%<br>33% | | | | | V <sub>(SRP-SRN)</sub> or V <sub>(ACP-ACN)</sub> = 1.28mV | -50% | | 50% | | | C <sub>IOUT_MAX</sub> | Maximum Output Load Capacitance | For stability with 0 to 1mA load | | | 100 | pF | | REGN REGULA | · · · · · · · · · · · · · · · · · · · | , | - | | | · · | | V <sub>REGN_REG</sub> | REGN regulator voltage | V <sub>VCC</sub> > 6.5V, V <sub>ACDET</sub> > 0.6V (0-55mA load) | 5.5 | 6 | 6.5 | V | | | | V <sub>REGN</sub> = 0V, V <sub>VCC</sub> > UVLO charge enabled and not in TSHUT | 65 | 80 | | mA | | I <sub>REGN_LIM</sub> | REGN current limit | V <sub>REGN</sub> = 0V, V <sub>VCC</sub> > UVLO charge disabled or in TSHUT | 7 | 16 | | mA | | C <sub>REGN</sub> | REGN Output Capacitor Required for Stability | $I_{LOAD} = 100\mu A$ to 65mA | | 1 | | μF | | INPUT UNDERV | OLTAGE LOCK-OUT COMPARATOR (UVLO) | | | | | | | | Under voltage rising threshold | V <sub>VCC</sub> rising | 3.5 | 3.75 | 4 | V | | UVLO | Under voltage hysteresis, falling | V <sub>VCC</sub> falling | | 340 | | mV | | Fast DPM comp | arator (FAST_DPM) | | | | | | | V <sub>FAST_DPM</sub> | Fast DPM comparator stop charging rising t across input sense resistor rising edge (Spe | threshold with respect to input current limit, voltage ecified by design) | | 108% | | | | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-------|------|-------|------| | QUIESCENT CUR | RENT | | | | | | | I <sub>BAT_BATFET_OFF</sub> | Battery BATFET OFF STATE Current,<br>BATFET off, I <sub>SRP</sub> + I <sub>SRN</sub> + I <sub>PHASE</sub> + I <sub>ACP</sub> +<br>I <sub>ACN</sub> | $V_{VBAT}$ = 16.8V, VCC disconnect from battery, BATFET charge pump off, BATFET turns off, $T_{\rm J}$ = 0 to 85°C | | | 5 | μΑ | | I <sub>BAT_BATFET_ON</sub> | Battery BATFET ON STATE Current,<br>BATFET on, I <sub>SRP</sub> + I <sub>SRN</sub> + I <sub>PHASE</sub> + I <sub>VCC</sub> +<br>I <sub>ACP</sub> + I <sub>ACN</sub> | $V_{VBAT}$ = 16.8V, VCC connect from battery, BATFET charge pump on, BATFET turns on, T <sub>J</sub> = 0 to 85°C | | | 20 | μΑ | | I <sub>STANDBY</sub> | Standby quiescent current, $I_{VCC}$ + $I_{ACP}$ + $I_{ACN}$ | $V_{VCC}$ > UVLO, $V_{ACDET}$ > 0.6V, charge disabled, $T_J$ = 0 to 85°C | | 0.5 | 1 | mA | | I <sub>AC_NOSW</sub> | Adapter bias current during charge, $I_{VCC} + I_{ACP} + I_{ACN}$ | $V_{VCC}$ > UVLO, 2.4V < $V_{ACDET}$ < 3.15V, charge enabled, no switching, $T_J$ = 0 to 85°C | | 1.5 | 3 | mA | | I <sub>AC_SW</sub> | Adapter bias current during charge, I <sub>VCC</sub> + I <sub>ACP</sub> + I <sub>ACN</sub> | V <sub>VCC</sub> > UVLO, 2.4V < V <sub>ACDET</sub> < 3.15V, charge enabled, switching, MOSFET Sis412DN | | 10 | | mA | | ACOK COMPARA | ATOR | | | | | | | V <sub>ACOK_RISE</sub> | ACOK rising threshold | V <sub>VCC</sub> > UVLO, V <sub>ACDET</sub> rising | 2.376 | 2.4 | 2.424 | V | | V <sub>ACOK_FALL_HYS</sub> | ACOK falling hysteresis | V <sub>VCC</sub> > UVLO, V <sub>ACDET</sub> falling | 35 | 55 | 75 | mV | | | ACOK rising deglitch (Specified by design) | V <sub>VCC</sub> > UVLO, V <sub>ACDET</sub> rising above 2.4V,<br>First time OR ChargeOption() bit [15] = 0 (Default) | 100 | 150 | 200 | ms | | V <sub>ACOK_RISE_DEG</sub> | ACOK fishing degition (Specified by design) | V <sub>VCC</sub> > UVLO, V <sub>ACDET</sub> rising above 2.4V, (NOT First time) AND ChargeOption() bit [15] = 1 | 0.9 | 1.3 | 1.7 | s | | $V_{WAKEUP\_RISE}$ | WAKEUP detect rising threshold | V <sub>VCC</sub> > UVLO, V <sub>ACDET</sub> rising | | 0.57 | 0.8 | V | | V <sub>WAKEUP_FALL</sub> | WAKEUP detect falling threshold | V <sub>VCC</sub> > UVLO, V <sub>ACDET</sub> falling | 0.3 | 0.51 | | V | | VCC to SRN CON | MPARATOR (VCC_SRN) | | | | | | | V <sub>VCC-SRN_FALL</sub> | VCC-SRN falling threshold | V <sub>VCC</sub> falling towards V <sub>SRN</sub> | 70 | 125 | 180 | mV | | V <sub>VCC-SRN _RHYS</sub> | VCC-SRN rising hysteresis | V <sub>VCC</sub> rising above V <sub>SRN</sub> | 100 | 150 | 200 | mV | | ACN to SRN COM | //PARATOR (ACN_SRN) | | • | | | | | V <sub>ACN-SRN_FALL</sub> | ACN to BAT falling threshold | V <sub>ACN</sub> falling towards V <sub>SRN</sub> | 120 | 200 | 280 | mV | | V <sub>ACN-SRN_RHYS</sub> | ACN to BAT rising hysteresis | V <sub>ACN</sub> rising above V <sub>SRN</sub> | 40 | 80 | 120 | mV | | | LT COMPARATOR (IFAULT_HI) <sup>(1)</sup> | 1 | | | | | | | | ChargeOption() bit [8:7] = 00 | 200 | 300 | 450 | | | | | ChargeOption() bit [8:7] = 01 | 330 | 500 | 700 | | | V <sub>IFAULT_HI_RISE</sub> | ACP to PHASE rising threshold | ChargeOption() bit [8:7] = 10 (Default) | 450 | 700 | 1000 | mV | | | | ChargeOption() bit [8:7] = 11 | 600 | 900 | 1250 | | | LOW SIDE IFAUL | T COMPARATOR (IFAULT LOW) | | 1 | | | | | V <sub>IFAULT_LOW_RISE</sub> | PHASE to GND rising threshold | | 40 | 110 | 160 | mV | | | LTAGE COMPARATOR (ACOV) | | | | | | | V <sub>ACOV</sub> | ACDET over voltage rising threshold | V <sub>ACDET</sub> rising | 3.05 | 3.15 | 3.25 | V | | V <sub>ACOV_HYS</sub> | ACDET over voltage falling hysteresis | V <sub>ACDET</sub> falling | 50 | 75 | 100 | mV | | | RRENT COMPARATOR (ACOC)(1) | ACDET 159 | | | | | | | · , | ChargeOption() bit [2:1] = 01 | 120% | 133% | 145% | | | $V_{ACOC}$ | Adapter over current rising threshold with<br>respect to input current limit, voltage | ChargeOption() bit [2:1] = 10 (Default) | 150% | 166% | 180% | | | - ACUC | across input sense resistor rising edge | ChargeOption() bit [2:1] = 11 | 200% | 222% | 240% | | | V <sub>ACOC_min</sub> | Min ACOC threshold clamp voltage | ChargeOption() Bit [2:1] = 11 (133%),<br>InputCurrent () = 0x0400H (10.24mV) | 40 | 45 | 50 | mV | | V <sub>ACOC_max</sub> | Max ACOC threshold clamp voltage | ChargeOption() Bit [2:1] = 11 (222%),<br>InputCurrent () = 0x1F80H (80.64mV) | 140 | 150 | 160 | mV | | t <sub>ACOC_DEG</sub> | ACOC deglitch time (Specified by design) | Voltage across input sense resistor rising to disable charge | 1.7 | 2.5 | 3.3 | ms | | BAT OVER VOLT | AGE COMPARATOR (BAT_OVP) | · · | 1 | | | | | V <sub>OVP_RISE</sub> | Over voltage rising threshold as percentage of V <sub>BAT REG</sub> | V <sub>SRN</sub> rising | 103% | 104% | 106% | | | | . 5 5 | 1 | | | | | <sup>(1)</sup> User can adjust threshold via SMBus ChargeOption() REG0x12. $4.5 \text{ V} \le V_{\text{VCC}} \le 24 \text{ V}$ , $0^{\circ}\text{C} \le T_{\text{J}} \le 125^{\circ}\text{C}$ , typical values are at $T_{\text{A}} = 25^{\circ}\text{C}$ , with respect to GND (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------|--------|---------------------------------------|------| | CHARGE OVER | CURRENT COMPARATOR (CHG_OCP) | | | | | | | | Charge over current rising threshold, | ChargeCurrent()=0x0xxxH | 54 | 60 | 66 | mV | | V <sub>OCP_RISE</sub> | measure voltage drop across current | ChargeCurrent()=0x1000H - 0x17C0H | 80 | 90 | 100 | mV | | | sensing resistor | ChargeCurrent()=0x1800 H- 0x1FC0H | 110 | 120 | 130 | mV | | CHARGE UNDER | CURRENT COMPARATOR (CHG_UCP) | | ' | | ' | | | V <sub>UCP_FALL</sub> | Charge undercurrent falling threshold | V <sub>SRP</sub> falling towards V <sub>SRN</sub> | 1 | 5 | 9 | mV | | | MPARATOR (LIGHT_LOAD) | 1 | " | | | | | $V_{LL\_FALL}$ | Light load falling threshold | Measure the voltage drop across current sensing | | 1.25 | | mV | | V <sub>LL_RISE_HYST</sub> | Light load rising hysteresis | resistor | | 1.25 | | mV | | | ETION COMPARATOR (BAT_DEPL) [1] | 1 | - | | | | | | | ChargeOption() bit [12:11] = 00 | 55.53% | 59.19% | 62.84% | | | | Battery Depletion Falling Threshold, | ChargeOption() bit [12:11] = 01 | 58.68% | 62.65% | 66.62% | | | V <sub>BATDEPL_FALL</sub> | percentage of voltage regulation limit, V <sub>SRN</sub> falling | ChargeOption() bit [12:11] = 10 | 62.17% | 66.55% | 70.93% | | | | .cg | ChargeOption() bit [12:11] = 11 (Default) | 66.06% | 70.97% | 75.88% | | | | | ChargeOption() bit [12:11] = 00 | 225 | 305 | 385 | mV | | | Battery Depletion Rising Hysteresis, V <sub>SRN</sub> | ChargeOption() bit [12:11] = 01 | 240 | 325 | 410 | mV | | V <sub>BATDEPL_RHYST</sub> | rising | ChargeOption() bit [12:11] = 10 | 255 | 345 | 435 | mV | | | | ChargeOption() bit [12:11] = 11 (Default) | 280 | 370 | 460 | mV | | | Battery Depletion Rising Deglitch | Delay to turn off ACFET and turn on BATFET during | | | | | | t <sub>BATDEPL_RDEG</sub> | (Specified by design) | LEARN cycle | | 600 | | ms | | BATTERY LOWV | COMPARATOR (BAT_LOWV) | | _ | | | | | $V_{BATLV\_FALL}$ | Battery LOWV falling threshold | V <sub>SRN</sub> falling | 2.4 | 2.5 | 2.6 | V | | $V_{BATLV\_RHYST}$ | Battery LOWV rising hysteresis | V <sub>SRN</sub> rising | | 200 | | mV | | I <sub>BATLV</sub> | Battery LOWV charge current limit | 10 mΩ current sensing resistor | | 0.5 | | Α | | THERMAL SHUT | DOWN COMPARATOR (TSHUT) | | | | | | | T <sub>SHUT</sub> | Thermal shutdown rising temperature | Temperature rising | | 155 | | °C | | T <sub>SHUT_HYS</sub> | Thermal shutdown hysteresis, falling | Temperature falling | | 20 | | °C | | ILIM COMPARAT | TOR | | | | | | | $V_{ILIM\_FALL}$ | ILIM as CE falling threshold | V <sub>ILIM</sub> falling | 60 | 75 | 90 | mV | | V <sub>ILIM_RISE</sub> | ILIM as CE rising threshold | V <sub>ILIM</sub> rising | 90 | 105 | 120 | mV | | LOGIC INPUT (SI | DA, SCL) | | | | | | | V <sub>IN_ LO</sub> | Input low threshold | | | | 0.8 | V | | V <sub>IN_ HI</sub> | Input high threshold | | 2.1 | | | V | | I <sub>IN_ LEAK</sub> | Input bias current | V = 7 V | -1 | | 1 | μA | | | OPEN DRAIN (ACOK, SDA) | • | • | | · · · · · · · · · · · · · · · · · · · | | | V <sub>OUT_ LO</sub> | Output saturation voltage | 5 mA drain current | | | 500 | mV | | I <sub>OUT_ LEAK</sub> | Leakage current | V = 7 V | -1 | | 1 | μA | | ANALOG INPUT | (ACDET, ILIM) | | | | I | | | I <sub>IN LEAK</sub> | Input bias current | V = 7 V | -1 | | 1 | μA | | PWM OSCILLATO | OR | 1 | 1 | | | | | F <sub>SW</sub> | PWM switching frequency | ChargeOption () bit [9] = 0 (Default) | 600 | 750 | 900 | kHz | | F <sub>SW+</sub> | PWM increase frequency | ChargeOption() bit [10:9] = 11 | 665 | 885 | 1100 | kHz | | F <sub>SW</sub> _ | PWM decrease frequency | ChargeOption() bit [10:9] = 01 | 465 | 615 | 765 | kHz | | | PRIVER (BATDRV) | V 1 V 6 7 7 7 | | | | | | I <sub>BATFET</sub> | BATDRV charge pump current limit | | 40 | 60 | | μA | | V <sub>BATFET</sub> | Gate drive voltage on BATFET | V <sub>BATDRV</sub> - V <sub>SRN</sub> when V <sub>SRN</sub> > UVLO | 5.5 | 6.1 | 6.5 | V | | R <sub>BATDRV_LOAD</sub> | Minimum load resistance between BATDRV and SRN | שמו יאווי יאווי יאווי יאווי יאווי אווי יאווי | 500 | | 5.5 | kΩ | | Routes | BATDRV turn-off resistance | Ι = 30μΑ | 5 | 6.2 | 7.4 | kΩ | | R <sub>BATDRV_OFF</sub> | שאושוא זעוורטוו ופאואנמווטפ | ι – συμπ | 5 | 0.2 | 7.4 | K77 | $4.5 \text{ V} \le V_{\text{VCC}} \le 24 \text{ V}$ , $0^{\circ}\text{C} \le T_{\text{J}} \le 125^{\circ}\text{C}$ , typical values are at $T_{\text{A}} = 25^{\circ}\text{C}$ , with respect to GND (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------|------|------|-----|------| | ACFET GATE DE | RIVER (ACDRV) | | | | | | | I <sub>ACFET</sub> | ACDRV charge pump current limit | | 40 | 60 | | μΑ | | V <sub>ACFET</sub> | Gate drive voltage on ACFET | V <sub>ACDRV</sub> -V <sub>CMSRC</sub> when V <sub>VCC</sub> > UVLO | 5.5 | 6.1 | 6.5 | V | | R <sub>ACDRV_LOAD</sub> | Minimum load resistance between ACDRV and CMSRC | | 500 | | | kΩ | | R <sub>ACDRV_OFF</sub> | ACDRV turn-off resistance | Ι = 30μΑ | 5 | 6.2 | 7.4 | kΩ | | V <sub>ACFET_LOW</sub> | ACDRV Turn-Off when Vgs voltage is low (Specified by design) | | | 5.9 | | V | | PWM HIGH SIDE | DRIVER (HIDRV) | | | | | | | D | High side driver (HSD) turn-on resistance | V <sub>BTST</sub> – V <sub>PH</sub> = 5.5 V, I = 10mA | | 12 | 20 | Ω | | R <sub>DS(on)</sub> | High side driver turn-off resistance | V <sub>BTST</sub> – V <sub>PH</sub> = 5.5 V, I = 10mA | | 0.65 | 1.3 | Ω | | V <sub>BTST_REFRESH</sub> | Bootstrap refresh comparator threshold voltage | V <sub>BTST</sub> – V <sub>PH</sub> when low side refresh pulse is requested | 3.85 | 4.3 | 4.7 | V | | PWM LOW SIDE | DRIVER (LODRV) | | | | | | | D | Low side driver (LSD) turn-on resistance | V <sub>REGN</sub> = 6 V, I = 10 mA | | 15 | 25 | Ω | | R <sub>DS(on)</sub> | Low side driver turn-off resistance | V <sub>REGN</sub> = 6 V, I = 10 mA | | 0.9 | 1.4 | Ω | | PWM DRIVER TI | MING | | | | * | | | t <sub>LOW_HIGH</sub> | Driver dead time from low side to high side | | | 20 | | ns | | t <sub>HIGH_LOW</sub> | Driver dead time from high side to low side | | | 20 | | ns | | INTERNAL SOFT | r start | | | | | | | I <sub>STEP</sub> | Soft start current step | | | 64 | | mA | | t <sub>STEP</sub> | Soft start current step time | In CCM mode 10mΩ current sensing resistor | | 240 | | μs | | SMBus TIMING ( | CHARACTERISTICS | | | | ' | | | t <sub>R</sub> | SCLK/SDATA rise time | | | | 1 | μs | | t <sub>F</sub> | SCLK/SDATA fall time | | | | 300 | ns | | t <sub>W(H)</sub> | SCLK pulse width high | | 4 | | 50 | μs | | t <sub>W(L)</sub> | SCLK Pulse Width Low | | 4.7 | | | μs | | t <sub>SU(STA)</sub> | Setup time for START condition | | 4.7 | | | μs | | t <sub>H(STA)</sub> | START condition hold time after which first of | clock pulse is generated | 4 | | | μs | | t <sub>SU(DAT)</sub> | Data setup time | | 250 | | | ns | | t <sub>H(DAT)</sub> | Data hold time | | 300 | | | ns | | t <sub>SU(STOP)</sub> | Setup time for STOP condition | | 4 | | | μs | | t <sub>(BUF)</sub> | Bus free time between START and STOP co | ondition | 4.7 | | | μs | | F <sub>S(CL)</sub> | Clock Frequency | | 10 | | 100 | kHz | | HOST COMMUN | ICATION FAILURE | , | | | | | | t <sub>timeout</sub> | SMBus bus release timeout (2) | | 25 | | 35 | ms | | t <sub>BOOT</sub> | Deglitch for watchdog reset signal | | 10 | | | ms | | | Watchdog timeout period, ChargeOption() bit [14:13] = 01 <sup>(3)</sup> | | 35 | 44 | 53 | s | | $t_{WDI}$ | Watchdog timeout period, ChargeOption() bit [14:13] = 10 <sup>(3)</sup> | | 70 | 88 | 105 | s | | | Watchdog timeout period, ChargeOption() bit [14:13] = 11 <sup>(3)</sup> (Default) | | 140 | 175 | 210 | s | <sup>(2)</sup> Devices participating in a transfer will timeout when any clock low exceeds the 25ms minimum timeout period. Devices that have detected a timeout condition must reset the communication no later than the 35ms maximum timeout period. Both a master and a slave must adhere to the maximum value specified as it incorporates the cumulative stretch limit for both a master (10ms) and a slave (25ms). (3) User can adjust threshold via SMBus ChargeOption() REG0x12. Figure 3. SMBus Communication Timing Waveforms #### TYPICAL CHARACTERISTICS #### **Table 1. Table of Graphs** | | FIGURE NO. | |------------------------------------------------|------------| | VCC, ACDET, REGN and ACOK Power up | Figure 4 | | Charge Enable by ILIM | Figure 5 | | Current Soft-start | Figure 6 | | Charge Disable by ILIM | Figure 7 | | Continuous Conduction Mode Switching Waveforms | Figure 8 | | Cycle-by-Cycle Synchronous to Non-synchronous | Figure 9 | | 100% Duty and Refresh Pulse | Figure 10 | | System Load Transient (Input DPM) | Figure 11 | | Battery Insertion | Figure 12 | | Battery to Ground Short Protection | Figure 13 | | Battery to Ground Short Transition | Figure 14 | | Efficiency vs Output Current | Figure 15 | CH1: VCC, 10V/div, CH2: ACDET, 2V/div, CH3: ACOK, 5V/div, CH4: REGN, 5V/div, 40ms/div Figure 4. VCC, ACDET, REGN and ACOK Power Up CH1: Vin, 10V/div, CH2: LODRV, 5V/div, CH3: PHASE, 10V/div, CH4: inductor current, 2A/div, 2ms/div Figure 6. Current Soft-Start CH1: ILIM, 1V/div, CH4: inductor current, 1A/div, 20ms/div Figure 5. Charge Enable by ILIM CH1: ILIM, 1V/div, CH4: inductor current, 1A/div, 4us/div Figure 7. Charge Disable by ILIM CH1: HIDRV, 10V/div, CH2: LODRV, 5V/div, CH3: PHASE, 10V/div, CH4: inductor current, 2A/div, 400ns/div Figure 8. Continuous Conduction Mode Switching Waveforms CH1: PHASE, 10V/div, CH2: LODRV, 5V/div, CH4: inductor current, 2A/div, 4us/div Figure 10. 100% Duty and Refresh Pulse CH1: PHASE, 20V/div, CH2: battery voltage, 5V/div, CH3: LODRV, 10V/div, CH4: inductor current, 2A/div, 400us/div Figure 12. Battery Insertion CH1: HIDRV, 10V/div, CH2: LODRV, 5V/div, CH3: PHASE, 10V/div, CH4: inductor current, 1A/div, 400ns/div Figure 9. Cycle-by-Cycle Synchronous to Non-synchronous CH2: battery current, 2A/div, CH3: adapter current, 2A/div, CH4: system load current, 2A/div, 100us/div Figure 11. System Load Transient (Input DPM) CH1: PHASE, 20V/div, CH2: LODRV, 10V/div, CH3: battery voltage, 5V/div, CH4: inductor current, 2A/div, 2ms/div Figure 13. Battery to Ground Short Protection CH1: PHASE, 20V/div, CH2: LODRV, 10V/div, CH3: battery voltage, 5V/div, CH4: inductor current, 2A/div, 4us/div Figure 14. Battery to Ground Short Transition Figure 15. Efficiency vs Output Current #### **PIN FUNCTIONS – 20-PIN QFN** | | PIN | FUNCTION DESCRIPTION | |-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NO. | NAME | | | 1 | ACN | Input current sense resistor negative input. Place an optional 0.1 µF ceramic capacitor from ACN to GND for common-mode filtering. Place a 0.1µF ceramic capacitor from ACN to ACP to provide differential mode filtering. | | 2 | ACP | Input current sense resistor positive input. Place a 0.1µF ceramic capacitor from ACP to GND for common-mode filtering. Place a 0.1 µF ceramic capacitor from ACN to ACP to provide differential-mode filtering. | | 3 | CMSRC | ACDRV charge pump source input. Place a $4k\Omega$ resistor from CMSRC to the common source of ACFET (Q1) and RBFET (Q2) limit the in-rush current on the CMSRC pin. | | 4 | ACDRV | Charge pump output to drive both adapter input n-channel MOSFET (ACFET) and reverse blocking n-channel MOSFET (RBFET). ACDRV voltage is 6V above CMSRC when voltage on ACDET pin is between 2.4V to 3.15V, voltage on VCC pin is above UVLO and voltage on VCC pin is 275mV above voltage on SRN pin so that ACFET and RBFET can be turned on to power the system by AC adapter. Place a $4k\Omega$ resistor from ACDRV to the gate of ACFET and RBFET limits the in-rush current on ACDRV pin. | | 5 | ACOK | AC adapter detection open drain output. It is pulled HIGH to external pull-up supply rail by external pull-up resistor when voltage on ACDET pin is between 2.4V and 3.15V, and voltage on VCC is above UVLO and voltage on VCC pin is 275mV above voltage on SRN pin, indicating a valid adapter is present to start charge. If any one of the above conditions can not meet, it is pulled LOW to GND by internal MOSFET. Connect a 10kΩ pull up resistor from ACOK to the pull-up supply rail. | | 6 | ACDET | Adapter detection input. Program adapter valid input threshold by connecting a resistor divider from adapter input to ACDET pin to GND pin. When ACDET pin is above 0.6V and VCC is above UVLO, REGN LDO is present, ACOK comparator and IOUT are both active. | | 7 | IOUT | Buffered adapter or charge current output, selectable with SMBus command ChargeOption(). IOUT voltage is 20 times the differential voltage across sense resistor. Place a 100pF or less ceramic decoupling capacitor from IOUT pin to GND. | | 8 | SDA | SMBus open-drain data I/O. Connect to SMBus data line from the host controller or smart battery. Connect a $10k\Omega$ pull-up resistor according to SMBus specifications. | | 9 | SCL | SMBus open-drain clock input. Connect to SMBus clock line from the host controller or smart battery. Connect a $10k\Omega$ pull-up resistor according to SMBus specifications. | | 10 | ILIM | Charge current limit input. Program ILIM voltage by connecting a resistor divider from system reference 3.3V rail to ILIM pin to GND pin. The lower of ILIM voltage or DAC limit voltage sets charge current regulation limit. To disable the control on ILIM, set ILIM above 1.6V. Once voltage on ILIM pin falls below 75mV, charge is disabled. Charge is enabled when ILIM pin rises above 105mV. | | 11 | BATDRV | Charge pump output to drive Battery to System n-channel MOSFET (BATFET). BATDRV voltage is 6V above SRN to turn on BATFET (Q5) to power the system from battery. BATDRV voltage is SRN voltage to turn off BATFET to power system from AC adapter. Place a 4kΩ resistor from BATDRV to the gate of BATFET limits the in-rush current on BATDRV pin. | | 12 | SRN | Charge current sense resistor negative input. SRN pin is for battery voltage sensing as well. Connect the SRN pin to a 7.5Ω resistor first then from resistor another terminal connect a 0.1μF ceramic capacitor to GND for common-mode filtering and connect to current sensing resistor. Connect a 0.1μF ceramic capacitor between current sensing resistor to provide differential mode filtering. See the application information about negative output voltage protection for hard shorts on battery to ground or battery reverse connection by adding small resistor. | Submit Documentation Feedback Copyright © 2010, Texas Instruments Incorporated # PIN FUNCTIONS - 20-PIN QFN (continued) | | PIN | FUNCTION DESCRIPTION | | | | |-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NO. | NAME | | | | | | 13 | SRP | Charge current sense resistor positive input. Connect the SRP pin to a 10Ω resistor first then from resistor another terminal connect to current sensing resistor. Connect a 0.1μF ceramic capacitor between current sensing resistor to provide differential mode filtering. See the application information about negative output voltage protection for hard shorts on battery to ground or battery reverse connection by adding small resistor. | | | | | 14 | GND | IC ground. On PCB layout, connect to analog ground plane, and only connect to power ground plane through the power pad underneath IC. | | | | | 15 | LODRV | Low side power MOSFET driver output. Connect to low side n-channel MOSFET gate. | | | | | 16 | REGN | Linear regulator output. REGN is the output of the 6V linear regulator supplied from VCC. The LDO is active when voltage on ACDET pin is above 0.6V and voltage on VCC is above UVLO. Connect a 1µF ceramic capacitor from REGN to GND. | | | | | 17 | BTST | High side power MOSFET driver power supply. Connect a 0.047µF capacitor from BTST to PHASE, and a bootstrap Schottky diode from REGN to BTST. | | | | | 18 | HIDRV | High side power MOSFET driver output. Connect to the high side n-channel MOSFET gate. | | | | | 19 | PHASE | High side power MOSFET driver source. Connect to the source of the high side n-channel MOSFET. | | | | | 20 | VCC | Input supply, diode OR from adapter or battery voltage. Use $10\Omega$ resistor and $1\mu F$ capacitor to ground as low pass filter to limit inrush current. | | | | | Pov | werPAD™ | Exposed pad beneath the IC. Analog ground and power ground star-connected only at the PowerPAD plane. Always solder PowerPAD to the board, and have vias on the PowerPAD plane connecting to analog ground and power ground planes. It also serves as a thermal pad to dissipate the heat. | | | | #### **FUNCTIONAL BLOCK DIAGRAM** Figure 16. Functional Block Diagram for bq24725 #### DETAILED DESCRIPTION #### **SMBus Interface** The bg24725 operates as a slave, receiving control inputs from the embedded controller host through the SMBus interface. The bq24725 uses a simplified subset of the commands documented in System Management Bus Specification V1.1, which can be downloaded from www.smbus.org. The bg24725 uses the SMBus Read-Word and Write-Word protocols (see Figure 17) to communicate with the smart battery. The bg24725 performs only as a SMBus slave device with address 0b00010010 (0x12H) and does not initiate communication on the bus. In addition, the bg24725 has two identification registers a 16-bit device ID register (0xFFH) and a 16-bit manufacturer ID register (0xFEH). SMBus communication is enabled with the following conditions: - V<sub>VCC</sub> is above UVLO; - $V_{ACDET}$ is above 0.6V; The data (SDA) and clock (SCL) pins have Schmitt-trigger inputs that can accommodate slow edges. Choose pull-up resistors (10kΩ) for SDA and SCL to achieve rise times according to the SMBus specifications. Communication starts when the master signals a START condition, which is a high-to-low transition on SDA, while SCL is high. When the master has finished communicating, the master issues a STOP condition, which is a low-to-high transition on SDA, while SCL is high. The bus is then free for another transmission. Figure 18 and Figure 19 show the timing diagram for signals on the SMBus interface. The address byte, command byte, and data bytes are transmitted between the START and STOP conditions. The SDA state changes only while SCL is low, except for the START and STOP conditions. Data is transmitted in 8-bit bytes and is sampled on the rising edge of SCL. Nine clock cycles are required to transfer each byte in or out of the bg24725 because either the master or the slave acknowledges the receipt of the correct byte during the ninth clock cycle. The bq24725 supports the charger commands as described in Table 2. #### a) Write-Word Format | | S | SLAVE<br>ADDRESS | w | ACK | COMMAND<br>BYTE | ACK | LOW DATA<br>BYTE | ACK | HIGH DATA<br>BYTE | ACK | Р | |---|---|------------------|----|-----|-----------------|-----|------------------|-----|-------------------|-----|---| | Ī | | 7 BITS | 1b | 1b | 8 BITS | 1b | 8 BITS | 1b | 8 BITS | 1b | | | Ī | | MSB LSB | 0 | 0 | MSB LSB | 0 | MSB LSB | 0 | MSB LSB | 0 | | Preset to 0b0001001 ChargeCurrent() = 0x14H ChargeVoltage() = 0x15HInputCurrent() = 0x3FH ChargeOption() = 0x12H #### b) Read-Word Format | s | SLAVE<br>ADDRESS | w | ACK | COMMAND<br>BYTE | ACK | s | SLAVE<br>ADDRESS | R | ACK | LOW DATA<br>BYTE | ACK | HIGH DATA<br>BYTE | NACK | Р | |---|------------------|----|-----|-----------------|-----|---|------------------|---|-----|------------------|-----|-------------------|------|---| | | 7 BITS | 1b | 1b | 8 BITS | 1b | | 7 BITS | | 1b | 8 BITS | 1b | 8 BITS | 1b | | | | MSB LSB | 0 | 0 | MSB LSB | 0 | | MSB LSB | 1 | 0 | MSB LSB | 0 | MSB LSB | 1 | | D15 **D8** D<sub>0</sub> Preset to 0b0001001 DeviceID() = 0xFFHManufactureID() = 0xFEH Preset to 0b0001001 D15 D8 ChargeCurrent() = 0x14H ChargeVoltage() = 0x15HInputCurrent() = 0x3FH LEGEND: ChargeOption() = 0x12H S = START CONDITION OR REPEATED START CONDITION ACK = ACKNOWLEDGE (LOGIC-LOW) P = STOP CONDITION NACK = NOT ACKNOWLEDGE (LOGIC-HIGH) D7 D0 R = READ BIT (LOGIC-HIGH) **MASTER TO SLAVE SLAVE TO MASTER** W = WRITE BIT (LOGIC-LOW) Figure 17. SMBus Write-Word and Read-Word Protocols Figure 18. SMBus Write Timing Figure 19. SMBus Read Timing #### **Battery-Charger Commands** The bq24725 supports six battery-charger commands that use either Write-Word or Read-Word protocols, as summarized in Table 2. ManufacturerID() and DeviceID() can be used to identify the bq24725. The ManufacturerID() command always returns 0x0040H and the DeviceID() command always returns 0x0008H. **Table 2. Battery Charger Command Summary** | REGISTER ADDRESS | REGISTER NAME | READ/WRITE | DESCRIPTION | POR STATE | |------------------|------------------|---------------|-------------------------------|-----------| | 0x12H | ChargeOption() | Read or Write | Charger Options Control | 0x7904H | | 0x14H | ChargeCurrent() | Read or Write | 7-Bit Charge Current Setting | 0x0000H | | 0x15H | ChargeVoltage() | Read or Write | 11-Bit Charge Voltage Setting | 0x0000H | | 0x3FH | InputCurrent() | Read or Write | 6-Bit Input Current Setting | 0x1000H | | 0XFEH | ManufacturerID() | Read Only | Manufacturer ID | 0x0040H | | 0xFFH | DeviceID() | Read Only | Device ID | 0x0008H | # **Setting Charger Options** By writing ChargeOption() command (0x12H or 0b00010010), bq24725 allows users to change several charger options after POR (Power On Reset) as shown in Table 3. Table 3. Charge Options Register (0x12H) | BIT | BIT NAME | DESCRIPTION | |---------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [15] | ACOK Deglitch Time<br>Adjust | Adjust ACOK deglitch time. To change this option, VCC pin voltage must above UVLO and ACDET pin voltage must above 0.6V to enable IC SMBus communication. After POR the bit default value is 0 and ACOK rising edge deglitch time is 150ms. The long deglitch timer will only be enabled after ACFET turns on and turns off one time this makes first time adapter plug in deglitch time always 150ms O: ACOK rising edge deglitch time 150ms < default at POR> 1: ACOK rising edge deglitch time 1.3s | | [14:13] | WATCHDOG Timer<br>Adjust | Set maximum delay between consecutive SMBus Write charge voltage or charge current command. The charge will be suspended if IC does not receive write charge voltage or write charge current command within the watchdog time period and watchdog timer is enabled. The charge will be resumed after receive write charge voltage or write charge current command when watchdog timer expires and charge suspends. 00: Disable Watchdog Timer 01: Enabled, 44 sec 10: Enabled, 88 sec 11: Enable Watchdog Timer (175s) < default at POR> | | [12:11] | BAT Depletion<br>Comparator<br>Threshold Adjust | This is used for LEARN function. During LEARN cycle, when IC detect battery voltage is below depletion voltage threshold IC will turn off BATFET and turn on ACFET to power the system from AC adapter instead of battery. The rising edge hysteresis is typical 305mV to 370mV. 00: Falling Threshold = 59.19% of voltage regulation limit (~2.486V/cell) 01: Falling Threshold = 62.65% of voltage regulation limit (~2.631V/cell) 10: Falling Threshold = 70.97% of voltage regulation limit (~2.981V/cell) < default at POR> | | [10] | EMI Switching<br>Frequency Adjust | 0: Reduce PWM switching frequency by 18% <default at="" por=""> 1: Increase PWM switching frequency by 18%</default> | | [9] | EMI Switching<br>Frequency Enable | 0: Disable adjust PWM switching frequency <default at="" por=""> 1: Enable adjust PWM switching frequency</default> | | [8:7] | IFAULT_HI<br>Comparator<br>Threshold Adjust | Short circuit protection high side MOSFET voltage drop comparator threshold. 00: 300mV 01: 500mV 10: 700mV <default at="" por=""> 11: 900mV</default> | | [6] | LEARN Enable | Set this bit 1 start battery learn cycle. IC turns off ACFET and turns on BATFET to discharge battery capacity. When battery voltage reaches threshold defined in bit [12;11], the BATFET is turned off and ACFET is turned on to finish battery learn cycle. After finished learn cycle, this bit is automatically reset to 0. Set this bit 0 will stop battery learn cycle. IC turns off BATFET and turns on ACFET. 0: Disable LEARN Cycle <default at="" por=""> 1: Enable LEARN Cycle</default> | | [5] | IOUT Selection | 0: IOUT is the 20x adapter current amplifier output <default at="" por=""> 1: IOUT is the 20x charge current amplifier output</default> | | [4] | Not In Use | 0 at POR | | [3] | Not In Use | 0 at POR | | [2:1] | ACOC Threshold<br>Adjust | 00: Disable ACOC 01: 1.33X of input current regulation limit 10: 1.66X of input current regulation limit <default at="" por=""> 11: 2.22X of input current regulation limit</default> | | [0] | Charge Inhibit | 0: Enable Charge <default at="" por=""> 1: Inhibit Charge</default> | ## **Setting the Charge Current** To set the charge current, write a 16bit ChargeCurrent() command (0x14H or 0b00010100) using the data format listed in Table 4. With $10m\Omega$ sense resistor, the bq24725 provides a charge current range of 128mA to 8.128A, with 64mA step resolution. Sending ChargeCurrent() below 128mA or above 8.128A clears the register and terminates charging. Upon POR, charge current is 0A. A $0.1\mu\text{F}$ capacitor between SRP and SRN for differential mode filtering is recommended, $0.1\mu\text{F}$ capacitor between SRN and ground for common mode filtering, and an optional $0.1\mu\text{F}$ capacitor between SRP and ground for common mode filtering. Meanwhile, the capacitance on SRP should not be higher than $0.1\mu\text{F}$ in order to properly sense the voltage across SRP and SRN for cycle-bycycle under-current and over current detection. The SRP and SRN pins are used to sense $R_{SR}$ with default value of $10m\Omega$ . However, resistors of other values can also be used. For a larger sense resistor, a larger sense voltage is given, and a higher regulation accuracy; but, at the expense of higher conduction loss. If the current sensing resistor value is too high, it may trigger an over current protection threshold because the current ripple voltage is too high. In such a case, either a higher inductance value or a lower current sensing resistor value should be used to limit the current ripple voltage level. A current sensing resistor value no more than $20m\Omega$ is suggested. To provide secondary protection, the bq24725 has an ILIM pin with which the user can program the maximum allowed charge current. Internal charge current limit is the lower one between the voltage set by ChargeCurrent(), and voltage on ILIM pin. To disable this function, the user can pull ILIM above 1.6V, which is the maximum charge current regulation limit. Equation 1 shows the voltage set on ILIM pin with respect to the preferred charge current limit: $$V_{ILIM} = 20 \times (V_{SRP} - V_{SRN}) = 20 \times I_{CHG} \times R_{SR}$$ (1) | Table 4. Charge Curren | nt Register (0x14H), Usi | ing 10mΩ Sense Resistor | | |------------------------|--------------------------|-------------------------|--| | BIT | BIT NAME | DESCRIPTION | |-----|---------------------------|-----------------------------------------------------------------------------------------------| | 0 | _ | Not used. | | 1 | _ | Not used. | | 2 | _ | Not used. | | 3 | _ | Not used. | | 4 | _ | Not used. | | 5 | _ | Not used. | | 6 | Charge Current, DACICHG 0 | <ul><li>0 = Adds 0mA of charger current.</li><li>1 = Adds 64mA of charger current.</li></ul> | | 7 | Charge Current, DACICHG 1 | <ul><li>0 = Adds 0mA of charger current.</li><li>1 = Adds 128mA of charger current.</li></ul> | | 8 | Charge Current, DACICHG 2 | 0 = Adds 0mA of charger current.<br>1 = Adds 256mA of charger current. | | 9 | Charge Current, DACICHG 3 | 0 = Adds 0mA of charger current.<br>1 = Adds 512mA of charger current. | | 10 | Charge Current, DACICHG 4 | 0 = Adds 0mA of charger current.<br>1 = Adds 1024mA of charger current. | | 11 | Charge Current, DACICHG 5 | 0 = Adds 0mA of charger current.<br>1 = Adds 2048mA of charger current. | | 12 | Charge Current, DACICHG 6 | 0 = Adds 0mA of charger current.<br>1 = Adds 4096mA of charger current. | | 13 | _ | Not used. | | 14 | _ | Not used. | | 15 | _ | Not used. | Submit Documentation Feedback Copyright © 2010, Texas Instruments Incorporated ## **Setting the Charge Voltage** To set the output charge regulation voltage, write a 16bit ChargeVoltage() command (0x15H or 0b00010101) using the data format listed in Table 5. The bq24725 provides charge voltage range from 1.024V to 19.200V, with 16mV step resolution. Sending ChargeVoltage() below 1.024V or above 19.2V clears the register and terminates charging. Upon POR, charge voltage limit is 0V. The SRN pin is used to sense the battery voltage for voltage regulation and should be connected as close to the battery as possible, and place a decoupling capacitor (0.1µF recommended) as close to IC as possible to the decouple high frequency noise. BIT **BIT NAME** DESCRIPTION 0 Not used. Not used. 1 2 Not used. Not used. 3 4 Charge Voltage, DACV 0 0 = Adds 0mV of charger voltage. 1 = Adds 16mV of charger voltage. 5 Charge Voltage, DACV 1 0 = Adds 0mV of charger voltage. 1 = Adds 32mV of charger voltage. 6 Charge Voltage, DACV 2 0 = Adds 0mV of charger voltage. 1 = Adds 64mV of charger voltage. 7 Charge Voltage, DACV 3 0 = Adds 0mV of charger voltage. 1 = Adds 128mV of charger voltage. 8 0 = Adds 0mV of charger voltage. Charge Voltage, DACV 4 1 = Adds 256mV of charger voltage. 9 Charge Voltage, DACV 5 0 = Adds 0mV of charger voltage. 1 = Adds 512mV of charger voltage. 0 = Adds 0mV of charger voltage. 10 Charge Voltage, DACV 6 1 = Adds 1024mV of charger voltage. 11 Charge Voltage, DACV 7 0 = Adds 0mV of charger voltage. 1 = Adds 2048mV of charger voltage. 12 Charge Voltage, DACV 8 0 = Adds 0mV of charger voltage. 1 = Adds 4096mV of charger voltage. Charge Voltage, DACV 9 13 0 = Adds 0mV of charger voltage. 1 = Adds 8192mV of charger voltage. Charge Voltage, DACV 10 14 0 = Adds 0mV of charger voltage. 1 = Adds 16384mV of charger voltage. 15 Not used. Table 5. Charge Voltage Register (0x15H) # **Setting Input Current** System current normally fluctuates as portions of the system are powered up or put to sleep. With the input current limit, the output current requirement of the AC wall adapter can be lowered, reducing system cost. The total input current, from a wall cube or other DC source, is the sum of the system supply current and the current required by the charger. When the input current exceeds the set input current limit, the bq24725 decreases the charge current to provide priority to system load current. As the system current rises, the available charge current drops linearly to zero. Thereafter, all input current goes to system load and input current increases. During DPM regulation, the total input current is the sum of the device supply current $I_{BIAS}$ , the charger input current, and the system load current $I_{LOAD}$ , and can be estimated as follows: $$I_{\text{INPUT}} = I_{\text{LOAD}} + \left[ \frac{I_{\text{BATTERY}} \times V_{\text{BATTERY}}}{V_{\text{IN}} \times \eta} \right] + I_{\text{BIAS}}$$ (2) where n is the efficiency of the charger buck converter (typically 85% to 95%). To set the input current limit, write a 16-bit InputCurrent() command (0x3FH or 0b00111111) using the data format listed in Table 6. When using a $10m\Omega$ sense resistor, the bq24725 provides an input-current limit range of 128mA to 8.064A, with 128mA resolution. The suggested input current limit is set to no less than 512mA. Sending InputCurrent() below 128mA or above 8.064A clears the register and terminates charging. Upon POR, the default input current limit is 4096mA. The ACP and ACN pins are used to sense $R_{AC}$ with default value of $10m\Omega$ . However, resistors of other values can also be used. For a larger sense resistor, larger sense voltage is given, and a higher regulation accuracy; but, at the expense of higher conduction loss. If input current rises above 108% of input current limit set point, the charger will shut down immediately to allow the input current drop. After charging stops, the charger will soft restart to charge the battery if the adapter still has power left to charge the battery. This prevents a crash if the adapter is overloaded when the system has a high and fast loading transient. The waiting time between shut down and restart charging is a natural response time of the input current limit loop. **BIT BIT NAME** DESCRIPTION 0 Not used. 1 Not used. 2 Not used. 3 Not used. 4 Not used. 5 Not used. 6 Not used. 7 Input Current, DACIIN 0 0 = Adds 0mA of input current. 1 = Adds 128mA of input current. Input Current, DACIIN 1 0 = Adds 0mA of input current. 1 = Adds 256mA of input current. Input Current, DACIIN 2 0 = Adds 0mA of input current. 1 = Adds 512mA of input current. 10 Input Current, DACIIN 3 0 = Adds 0mA of input current. 1 = Adds 1024mA of input current. 11 Input Current, DACIIN 4 0 = Adds 0mA of input current. 1 = Adds 2048mA of input current. 12 Input Current, DACIIN 5 0 = Adds 0mA of input current. 1 = Adds 4096mA of input current. Not used. 13 14 Not used. Not used. 15 Table 6. Input Current Register (0x3FH), Using 10mΩ Sense Resistor #### **Adapter Detect and ACOK Output** The bq24725 uses an ACOK comparator to determine the source of power on VCC pin, either from the battery or adapter. An external resistor voltage divider attenuates the adapter voltage before it goes to ACDET. The adapter detect threshold should typically be programmed to a value greater than the maximum battery voltage, but lower than the maximum allowed adapter voltage. The open drain ACOK output requires external pull up resistor to system digital rail for a high level. It can be pulled to external rail under the following conditions: - V<sub>VCC</sub> > UVLO; - 2.4V < V<sub>ACDET</sub> < 3.15V (not in ACOVP condition, nor in low input voltage condition);</li> - V<sub>VCC</sub>-V<sub>SRN</sub> > 275mV (not in sleep mode); 20 Submit D The rising edge delay default is 150ms after ACDET has a valid voltage to make ACOK pull high. The first time after IC POR always gives a 150ms ACOK rising edge delay no matter what the ChargeOption register value. To change this option, the VCC pin voltage must above UVLO, and the ACDET pin voltage must above 0.6V which enables the IC SMBus communication and sets ChargeOption() bit[15] to 1 which sets the ACOK rising deglitch time to be 1.3s. Only after the ACDET pin voltage is pulled below 2.4V (but not below 0.6V which will reset IC and force the ACOK rising edge deglitch time to be 150ms) and ACDRV has been turned off at least one time, the 1.3s delay time is effective for next time the ACDET pin voltage goes above 2.4V. The purpose of the option 1.3s rising edge deglitch time is to turn off the ACFET long enough when the ACDET pin is pulled below 2.4V by excessive system current, such as over current or short circuit. # Adapter Over Voltage (ACOVP) When the ACDET pin voltage is higher than 3.15V, it is considered as adapter over voltage. ACOK will be pulled low, and charge will be disabled. ACFET will be turned off to disconnect the high voltage adapter to system during ACOVP. BATFET will be turned on if turns on conditions are valid. See the System Power Selection section for details. When ACDET pin voltage falls below 3.15V and above 2.4V, it is considered as adapter voltage returns back to normal voltage. ACOK will be pulled high by external pull up resistor. BATFET will be turned off and ACFET and RBFET will be turned on to power the system from adapter. The charge can be resumed if enable charge conditions are valid. See the Enable and Disable Charging section for details. # **System Power Selection** The bq24725 automatically switches adapter or battery power to system. The battery is connected to system at POR if battery exists. The battery is disconnected from system and the adapter is connected to system after default 150ms delay (can be change to 1.3s delay) if ACOK goes HIGH. An automatic break-before-make logic prevents shoot-through currents when the selectors switch. The ACDRV drives a pair of common-source (CMSRC) n-channel power MOSFETs (ACFET and RBFET) between adapter and ACP (see Figure 1 for details). The ACFET separates adapter from battery or system, and provides a limited di/dt when plugging in adapter by controlling the ACFET turn-on time. Meanwhile it protects adapter when system or battery is shorted. The RBFET provides negative input voltage protection and battery discharge protection when adapter is shorted to ground, and minimizes system power dissipation with its low R<sub>DS(on)</sub> compared to a Schottky diode. When the adapter is not present, ACDRV is pulled to CMSRC to keep ACFET and RBFET off, disconnecting adapter from system. BATDRV stays at $V_{SRN}$ + 6V to connect battery to system if all the following conditions are valid: - V<sub>VCC</sub> > UVLO; - V<sub>SRN</sub> > UVLO; - V<sub>ACN</sub> < 200mV above V<sub>SRN</sub> (ACN\_SRN comparator); Approximately 150ms (default, can be changed to 1.3s) after the adapter is detected (ACDET pin voltage between 2.4V and 3.15V), the system power source begins to switch from battery to adapter if all the following conditions are valid: - Not in LEARN mode or in LEARN mode and V<sub>SRN</sub> is lower than battery depletion threshold; - ACOK high The gate drive voltage on ACFET and RBFET is $V_{CMSRC}$ + 6V. If the ACFET/RBFET have been turned on for 20ms, and the voltage across gate and source is still less than 5.9V, ACFET and RBFET will be turned off. After 1.3s delay, it resumes turning on ACFET and RBFET. If such a failure is detected seven times within 90 seconds, ACFET/RBFET will be latched off and an adapter removal and system shut down is required to force ACDET < 0.6V to reset the IC. After IC reset from latch off, ACFET/RBFET can be turned on again. After 90 seconds, the failure counter will be reset to zero to prevent latch off. With ACFET/RBFET off, charge is disabled. To turn off ACFET/RBFET, one of the following conditions must be valid: - In LEARN mode and V<sub>SRN</sub> is above battery depletion threshold; - ACOK low To limit the in-rush current on ACDRV pin, CMSRC pin and BATDRV pin, a $4k\Omega$ resistor is recommended on each of the three pins. Copyright © 2010, Texas Instruments Incorporated To limit the adapter inrush current when ACFET is turned on to power system from adapter, the Cgs and Cgd external capacitor of ACFET must be carefully selected. The larger the Cgs and Cgd capacitance, the slower turn on of ACFET will be and less inrush current of adapter. However, if Cgs or Cgd is too large, the ACDRV-CMSRC voltage may still go low after the 20ms turn on time window is expired. To make sure ACFET will not be turned on when adapter is hot plugged in, the Cgs value should be 20 times or higher than Cgd. The most cost effective way to reduce adapter in-rush current is to minimize system total capacitance. ## **Battery LEARN Cycle** A battery LEARN cycle can be activated via SMBus command (ChargeOption() bit[6]=1 enable LEARN cycle, bit[6]=0 disable LEARN cycle). When LEARN is enabled with ACFET/RBFET connected, the system power selector logic is over-driven to switch to battery by turning off ACFET/RBFET and turning on BATFET. LEARN function allows the battery to discharge in order to calibrate the battery gas gauge over a complete discharge/charge cycle. The controller automatically exits LEARN cycle when the battery voltage is below battery depletion threshold, and the system switches back to adapter input by turning off BATFET and turning on ACFET/RBFET. After LEARN cycle, the LEARN bit is automatically reset to 0. The battery depletion threshold can be set to 59.19%, 62.65%, 66.55%, and 70.97% of voltage regulation level via SMBus command (ChargeOption() bit[12:11]). #### **Enable and Disable Charging** In Charge mode, the following conditions have to be valid to start charge: - Charge is enabled via SMBus (ChargeOption() bit [0]=0, default is 0, charge enabled); - ILIM pin voltage higher than 105mV; - All three regulation limit DACs have valid value programmed; - ACOK is valid (See the Adapter Detect and ACOK Output section for details); - ACFET and RBFET turns on and gate voltage is high enough (See the System Power Selection section for details); - V<sub>SRN</sub> does not exceed BATOVP threshold; - IC Temperature doesn't exceed TSHUT threshold; - Not in ACOC condition (See the Input Over Current Protection (ACOC) section for details); One of the following conditions will stop on-going charging: - Charge is inhibited via SMBus (ChargeOption() bit[0]=1); - ILIM pin voltage lower than 75mV; - One of three regulation limit DACs is set to 0 or out of range; - ACOK is pulled low (See the Adapter Detect and ACOK Output section for details); - ACFET turns off: - V<sub>SRN</sub> exceeds BATOVP threshold; - TSHUT IC temperature threshold is reached; - ACOC is detected (See the Input Over Current Protection (ACOC) section for details); - Short circuit is detected (See the Inductor Short, MOSFET Short Protection section for details); - Watchdog timer expires if watchdog timer is enabled (See the Charger Timeout section for details); #### **Automatic Internal Soft-Start Charger Current** Every time the charge is enabled, the charger automatically applies soft-start on charge current to avoid any overshoot or stress on the output capacitors or the power converter. The charge current starts at 128mA, and the step size is 64mA in CCM mode for a $10m\Omega$ current sensing resistor. Each step lasts around 240µs in CCM mode, till it reaches the programmed charge current limit. No external components are needed for this function. During DCM mode, the soft start up current step size is larger and each step lasts for longer time period due to the intrinsic slow response of DCM mode. 22 ## **High Accuracy Current Sense Amplifier** As an industry standard, high accuracy current sense amplifier (CSA) is used to monitor the input current or the charge current, selectable via SMBUS (ChargeOption() bit[5]=0 select the input current, bit[5]=1 select the charge current) by host. The CSA senses voltage across the sense resistor by a factor of 20 through the IOUT pin. Once VCC is above UVLO and ACDET is above 0.6V, CSA turns on and IOUT output becomes valid. If the user wants to lower the voltage on current monitoring, then use a resistor divider from IOUT to GND, and still achieve accuracy over temperature. A 100pF capacitor connected on the output is recommended for decoupling high-frequency noise. An additional RC filter is optional, if additional filtering is desired. Note that adding filtering also adds additional response delay. #### **Charge Timeout** The bq24725 includes a watchdog timer to terminate charging if the charger does not receive a write ChargeVoltage() or write ChargeCurrent() command within 175s (adjustable via ChargeOption() command). If a watchdog timeout occurs all register values keep unchanged but charge is suspended. Write ChargeVoltage() or write ChargeCurrent() commands must be re-sent to reset watchdog timer and resume charging. The watchdog timer can be disabled, or set to 44s, 88s or 175s via SMBus command (ChargeOption() bit[14:13]). After watchdog timeout write ChargeOption() bit[14:13] to disable watchdog timer also resume charging. #### **Converter Operation** The synchronous buck PWM converter uses a fixed frequency voltage mode control scheme and internal type III compensation network. The LC output filter gives a characteristic resonant frequency $$f_{o} = \frac{1}{2\pi \sqrt{L_{o}C_{o}}} \tag{3}$$ The resonant frequency fo is used to determine the compensation to ensure there is sufficient phase margin and gain margin for the target bandwidth. The LC output filter should be selected to give a resonant frequency of 10–20 kHz nominal for the best performance. Suggest component value as charge current of 750kHz default switching frequency is shown in Table 7. Ceramic capacitors show a dc-bias effect. This effect reduces the effective capacitance when a dc-bias voltage is applied across a ceramic capacitor, as on the output capacitor of a charger. The effect may lead to a significant capacitance drop, especially for high output voltages and small capacitor packages. See the manufacturer's data sheet about the performance with a dc bias voltage applied. It may be necessary to choose a higher voltage rating or nominal capacitance value in order to get the required value at the operating point. Table 7. Suggest Component Value as Charge Current of Default 750kHz Switching Frequency | Charge Current | 2A | 3A | 4A | 6A | 8A | |--------------------------|------------|------------|------------|-----|-----| | Output Inductor Lo (µH) | 6.8 or 8.2 | 5.6 or 6.8 | 3.3 or 4.7 | 3.3 | 2.2 | | Output Capacitor Co (µF) | 20 | 20 | 20 | 30 | 40 | | Sense Resistor (mΩ) | 10 | 10 | 10 | 10 | 10 | The bq24725 has three loops of regulation: input current, charge current and charge voltage. The three loops are brought together internally at the error amplifier. The maximum voltage of the three loops appears at the output of the error amplifier EAO. An internal saw-tooth ramp is compared to the internal error control signal EAO (see Figure 16) to vary the duty-cycle of the converter. The ramp has offset of 200mV in order to allow 0% duty-cycle. When the battery charge voltage approaches the input voltage, EAO signal is allowed to exceed the saw-tooth ramp peak in order to get a 100% duty-cycle. If voltage across BTST and PHASE pins falls below 4.3V, a refresh cycle starts and low-side n-channel power MOSFET is turned on to recharge the BTST capacitor. It can achieve duty cycle of up to 99.5%. # **Continuous Conduction Mode (CCM)** With sufficient charge current the bq24725's inductor current never crosses zero, which is defined as continuous conduction mode. The controller starts a new cycle with ramp coming up from 200mV. As long as EAO voltage is above the ramp voltage, the high-side MOSFET (HSFET) stays on. When the ramp voltage exceeds EAO voltage, HSFET turns off and low-side MOSFET (LSFET) turns on. At the end of the cycle, ramp gets reset and LSFET turns off, ready for the next cycle. There is always break-before-make logic during transition to prevent cross-conduction and shoot-through. During the dead time when both MOSFETs are off, the body-diode of the low-side power MOSFET conducts the inductor current. During CCM mode, the inductor current is always flowing and creates a fixed two-pole system. Having the LSFET turn-on keeps the power dissipation low, and allows safely charging at high currents. ## **Discontinuous Conduction Mode (DCM)** During the HSFET off time when LSFET is on, the inductor current decreases. If the current goes to zero, the converter enters Discontinuous Conduction Mode. Every cycle, when the voltage across SRP and SRN falls below 5mV (0.5A on $10\text{m}\Omega$ ), the under current-protection comparator (UCP) turns off LSFET to avoid negative inductor current, which may boost the system via the body diode of HSFET. During the DCM mode the loop response automatically changes. It changes to a single pole system and the pole is proportional to the load current. Both CCM and DCM are synchronous operation with LSFET turn-on every clock cycle. If the average charge current goes below 125mA on $10\text{m}\Omega$ current sensing resistor or the battery voltage falls below 2.5V, the LSFET keeps turn-off. The battery charger operates in non-synchronous mode and the current flows through the LSFET body diode. During non-synchronous operation, the LSFET turns on only for a refreshing pulse to charge the BTST capacitor. If the average charge current goes above 250mA on $10\text{m}\Omega$ current sensing resistor, the LSFET exits non-synchronous mode and enters synchronous mode to reduce LSFET power loss. # **Input Over Current Protection (ACOC)** The bq24725 cannot maintain the input current level if the charge current has been already reduced to zero. After the system current continues increasing to the 1.66X of input current DAC set point (with 2.5ms blank out time), ACFET/RBFET is turned off and charge is disabled for 1.3s and will soft start again for charge if the ACOC condition goes away. If such a failure is detected seven times in 90 seconds, the ACFET and RBFET latch off and an adapter removal and system shutdown is required to force ACDET < 0.6V to reset IC. After IC reset from latch off, ACFET/RBFET can be turned on again. After 90 seconds, the failure counter will be reset to zero to prevent latch off. The ACOC function can be disabled or the threshold can be set to 1.33X, 1.66X or 2.22X of input DPM current via SMBus command (ChargeOption() bit [2:1]). #### **Charge Over Current Protection (CHGOCP)** The bq24725 has a cycle-by-cycle peak over current protection. It monitors the voltage across SRP and SRN, and prevents the current from exceeding of the threshold based on the DAC charge current set point. The high-side gate drive turns off for the rest of the cycle when the over current is detected, and resumes when the next cycle starts. The charge OCP threshold is automatically set to 6A, 9A, and 12A on a $10m\Omega$ current sensing resistor based on charge current register value. This prevents the threshold to be too high which is not safe or too low which can be triggered in normal operation. Proper inductance should be selected to prevent OCP triggered in normal operation due to high inductor current ripple. # **Battery Over Voltage Protection (BATOVP)** The bq24725 will not allow the high-side and low-side FET to turn-on when the battery voltage at SRN exceeds 104% of the regulation voltage set-point. If BATOVP last over 30ms, charger is completely disabled. This allows quick response to an over voltage condition – such as occurs when the load is removed or the battery is disconnected. A 4mA current sink from SRN to GND is on only during BATOVP and allows discharging the stored output inductor energy that is transferred to the output capacitors. ## **Battery Shorted to Ground (BATLOWV)** The bq24725 will disable charge for 1ms if the battery voltage on SRN falls below 2.5V. After 1ms reset, the charge is resumed with soft-start if all the enable conditions in the Enable and Disable Charging sections are satisfied. This prevents any overshoot current in inductor which can saturate inductor and may damage the MOSFET. The charge current is limited to 0.5A on $10m\Omega$ current sensing resistor when BATLOWV condition persists and LSFET keeps off. The LSFET turns on only for a refreshing pulse to charge the BTST capacitor. ## Thermal Shutdown Protection (TSHUT) The QFN package has low thermal impedance, which provides good thermal conduction from the silicon to the ambient, to keep junctions temperatures low. As added level of protection, the charger converter turns off for self-protection whenever the junction temperature exceeds the 155°C. The charger stays off until the junction temperature falls below 135°C. During thermal shut down, the REGN LDO current limit is reduced to 16mA. Once the temperature falls below 135°C, charge can be resumed with soft start. # **EMI Switching Frequency Adjust** The charger switching frequency can be adjusted $\pm 18\%$ to solve EMI issue via SMBus command. ChargeOption() bit [9]=0 disable the frequency adjust function. To enable frequency adjust function, set ChargeOption() bit[9]=1. Set ChargeOption() bit [10]=0 to reduce switching frequency, set bit[10]=1 to increase switching frequency. If frequency is reduced, for a fixed inductor the current ripple is increased. The inductor value must be carefully selected, so that it will not trigger a cycle-by-cycle peak over current protection even for the worst condition such as higher input voltage, 50% duty cycle, lower inductance and lower switching frequency. #### **Inductor Short, MOSFET Short Protection** The bq24725 has a unique short circuit protection feature. Its cycle-by-cycle current monitoring feature is achieved through monitoring the voltage drop across $R_{DS(on)}$ of the MOSFETs after a certain amount of blanking time. In case of MOSFET short or inductor short circuit, the over current condition is sensed by two comparators and two counters will be triggered. After seven times of short circuit events, the charger will be latched off and ACFET and RBFET is turned off to disconnect adapter from system. BATFET is turned on to connect battery pack to system. To reset the charger from latch-off status, the IC VCC pin must be pulled below UVLO or the ACDET pin must be pulled below 0.6V. This can be achieved by removing the adapter and shut down the operation system . The low side MOSFET short circuit voltage drop threshold is fixed to typical 110mV. The high side MOSFET short circuit voltage drop threshold can be adjusted via SMBus command. ChargeOption() bit[8:7] = 00, 01, 10, 11 set the threshold 300mV, 500mV, 700mV and 900mV respectively. Due to the certain amount of blanking time to prevent noise when MOSFET just turns on, the cycle-by-cycle charge over current protection may detect high current and turn off MOSFET first before the short circuit protection circuit can detect short condition because the blanking time has not finished. In such a case the charge may not be able to detect shorts circuit and counter may not be able to count to seven then latch off. Instead the charge may continuously keep switching with very narrow duty cycle to limit the cycle-by-cycle current peak value. However, the charger should still be safe and will not cause failure because the duty cycle is limited to a very short of time and MOSFET should be still inside the safety operation area. During a soft start period, it may takes long time instead of just seven switching cycles to detect short circuit based on the same blanking time reason. Table 8. Component List for Typical System Circuit of Figure 1 | PART DESIGNATOR | QTY | DESCRIPTION | |---------------------------|-----|--------------------------------------------------| | C1, C2, C3, C13, C14, C16 | 6 | Capacitor, Ceramic, 0.1µF, 25V, 10%, X7R, 0603 | | C4 | 1 | Capacitor, Ceramic, 100pF, 25V, 10%, X7R, 0603 | | C5, C6 | 2 | Capacitor, Ceramic, 1µF, 25V, 10%, X7R, 0603 | | C7 | 1 | Capacitor, Ceramic, 0.047µF, 25V, 10%, X7R, 0603 | | C8, C9, C10, C11 | 4 | Capacitor, Ceramic, 10µF, 25V, 10%, X7R, 1206 | | C15 | 1 | Capacitor, Ceramic, 0.01µF, 25V, 10%, X7R, 0603 | | C17 | 1 | Capacitor, Ceramic, 2200pF, 25V, 10%, X7R, 0603 | | Ci | 1 | Capacitor, Ceramic, 2.2µF, 25V, 10%, X7R, 1210 | Copyright © 2010, Texas Instruments Incorporated #### Table 8. Component List for Typical System Circuit of Figure 1 (continued) | PART DESIGNATOR | QTY | DESCRIPTION | |-----------------|-----|-------------------------------------------------------------------------| | Csys | 1 | Capacitor, Electrolytic, 220µF, 25V | | D1 | 1 | Diode, Schottky, 30V, 200mA, SOT-23, Fairchild, BAT54 | | D2 | 1 | Diode, Dual Schottky, 30V, 200mA, SOT-23, Fairchild, BAT54C | | Q1, Q2, Q5 | 3 | N-channel MOSFET, 30V, 12.5A, SO-8, Fairchild, FDS6680A | | Q3, Q4 | 2 | N-channel MOSFET, 30V, 12A, PowerPAK 1212-8, Vishay Siliconix, SiS412DN | | Q6 | 1 | N-channel MOSFET, 50V, 0.2A, SOT-323, Diodes, BSS138W | | L1 | 1 | Inductor, SMT, 4.7µH, 5.5A, Vishay Dale, IHLP2525CZER4R7M01 | | R1 | 1 | Resistor, Chip, 430kΩ, 1/10W, 1%, 0603 | | R2 | 1 | Resistor, Chip, 66.5kΩ, 1/10W, 1%, 0603 | | R3, R4, R5 | 3 | Resistor, Chip, 10kΩ, 1/10W, 1%, 0603 | | R6, R10, R11 | 3 | Resistor, Chip, 4.02kΩ, 1/10W, 1%, 0603 | | R7 | 1 | Resistor, Chip, 316kΩ, 1/10W, 1%, 0603 | | R8 | 1 | Resistor, Chip, 100kΩ, 1/10W, 1%, 0603 | | R9 | 1 | Resistor, Chip, 10Ω, 1/4W, 1%, 1206 | | R12 | 1 | Resistor, Chip, 1.00MΩ, 1/10W, 1%, 0603 | | R13 | 1 | Resistor, Chip, 3.01MΩ, 1/10W, 1%, 0603 | | R14 | 1 | Resistor, Chip, 10Ω, 1/10W, 5%, 0603 | | R15 | 1 | Resistor, Chip, 7.5Ω, 1/10W, 5%, 0603 | | RAC, RSR | 2 | Resistor, Chip, 0.01Ω, 1/2W, 1%, 1206 | | Ri | 1 | Resistor, Chip, 2Ω, 1/2W, 1%, 1210 | | U1 | 1 | Charger controller, 20 pin VQFN, TI, bq24725RGR | | U2 | 1 | Dual digital transistor, 40V, 30mA, SC-74, Rohm, IMD2A | #### **APPLICATION INFORMATION** #### **Negative Output Voltage Protection** Reversely insert the battery pack into the charger output during production or hard shorts on battery to ground will generate negative output voltage on SRP and SRN pin. IC internal electrostatic-discharge (ESD) diodes from GND pin to SRP or SRN pins and two anti-parallel (AP) diodes between SRP and SRN pins can be forward biased and negative current can pass through the ESD diodes and AP diodes when output has negative voltage. Insert two resistors for SRP and SRN pins to limit the negative current level when output has negative voltage. Suggest resistor value is $10\Omega$ for SRP pin and $7-8\Omega$ for SRN pin. After adding small resistors, the suggested precharge current is at least 192mA for a $10\text{m}\Omega$ current sensing resistor. ## **Reverse Input Voltage Protection** Q6, R12 and R13 in Figure 1 gives system and IC protection from reversed adapter voltage. In normal operation, Q6 is turned off by negative Vgs. When adapter voltage is reversed, Q6 Vgs is positive. As a result, Q6 turns on to short gate and source of Q2 so that Q2 is off. Q2 body diode blocks negative voltage to system. However, CMSRC and ACDRV pins need R10 and R11 to limit the current due to the ESD diode of these pins when turned on. Q6 must has low Vgs threshold voltage and low Qgs gate charge so it turns on before Q2 turns on. R10 and R11 must have enough power rating for the power dissipation when the ESD diode is on. In Figure 2, the Schottky diode D3 gives the reverse adapter voltage protection, no extra small MOSFET and resistors are needed. # **Reduce Battery Quiescent Current** When the adapter is not present, if VCC is powered with voltage higher than UVLO directly or indirectly (such as through a LDO or switching converter) from battery, the internal BATFET charge pump gives the BATFET pin 6V higher voltage than the SRN pin to drive the n-channel BATFET. As a result, the battery has higher quiescent current. This is only necessary when the battery powers the system due to a high system current that goes through the MOSFET channel instead of the body diode to reduce conduction loss and extend the battery working life. When the system is totally shutdown, it is not necessary to let the internal BATFET charge pump work. The host controller can use a digital signal EN to disconnect the battery power path to the VCC pin by U2 in Figure 1. As a result, battery quiescent current can be minimized. The host controller still can get power from BATFET body diode because the total system current is the lowest when the system is shutdown, so there is no high conduction loss of the body diode. #### **Inductor Selection** The bq24725 has three selectable fixed switching frequency. Higher switching frequency allows the use of smaller inductor and capacitor values. Inductor saturation current should be higher than the charging current ( $I_{CHG}$ ) plus half the ripple current ( $I_{RIPPLE}$ ): $$I_{SAT} \ge I_{CHG} + (1/2)I_{RIPPLE}$$ (4) The inductor ripple current depends on input voltage $(V_{IN})$ , duty cycle $(D = V_{OUT}/V_{IN})$ , switching frequency $(f_S)$ and inductance (L): $$I_{RIPPLE} = \frac{V_{IN} \times D \times (1 - D)}{f_{S} \times L}$$ (5) The maximum inductor ripple current happens with D = 0.5 or close to 0.5. For example, the battery charging voltage range is from 9V to 12.6V for 3-cell battery pack. For 20V adapter voltage, 10V battery voltage gives the maximum inductor ripple current. Another example is 4-cell battery, the battery voltage range is from 12V to 16.8V, and 12V battery voltage gives the maximum inductor ripple current. Usually inductor ripple is designed in the range of (20-40%) maximum charging current as a trade-off between inductor size and efficiency for a practical design. The bq24725 has charge under current protection (UCP) by monitoring charging current sensing resistor cycle-by-cycle. The typical cycle-by-cycle UCP threshold is 5mV falling edge corresponding to 0.5A falling edge for a $10m\Omega$ charging current sensing resistor. When the average charging current is less than 125mA for a $10m\Omega$ charging current sensing resistor, the low side MOSFET is off until BTST capacitor voltage needs to refresh the charge. As a result, the converter relies on low side MOSFET body diode for the inductor freewheeling current. # **Input Capacitor** Input capacitor should have enough ripple current rating to absorb input switching ripple current. The worst case RMS ripple current is half of the charging current when duty cycle is 0.5. If the converter does not operate at 50% duty cycle, then the worst case capacitor RMS current occurs where the duty cycle is closest to 50% and can be estimated by Equation 6: $$I_{CIN} = I_{CHG} \times \sqrt{D \times (1 - D)}$$ (6) Low ESR ceramic capacitor such as X7R or X5R is preferred for input decoupling capacitor and should be placed to the drain of the high side MOSFET and source of the low side MOSFET as close as possible. Voltage rating of the capacitor must be higher than normal input voltage level. 25V rating or higher capacitor is preferred for 19-20V input voltage. 10-20µF capacitance is suggested for typical of 3-4A charging current. Ceramic capacitors show a dc-bias effect. This effect reduces the effective capacitance when a dc-bias voltage is applied across a ceramic capacitor, as on the input capacitor of a charger. The effect may lead to a significant capacitance drop, especially for high input voltages and small capacitor packages. See the manufacturer's data sheet about the performance with a dc bias voltage applied. It may be necessary to choose a higher voltage rating or nominal capacitance value in order to get the required value at the operating point. #### **Output Capacitor** Output capacitor also should have enough ripple current rating to absorb output switching ripple current. The output capacitor RMS current is given: $$I_{COUT} = \frac{I_{RIPPLE}}{2 \times \sqrt{3}} \approx 0.29 \times I_{RIPPLE}$$ (7) The bq24725 has internal loop compensator. To get good loop stability, the resonant frequency of the output inductor and output capacitor should be designed between 10 kHz and 20 kHz. The preferred ceramic capacitor is 25V X7R or X5R for output capacitor. 10-20µF capacitance is suggested for a typical of 3-4A charging current. Place the capacitors after charging current sensing resistor to get the best charge current regulation accuracy. Ceramic capacitors show a dc-bias effect. This effect reduces the effective capacitance when a dc-bias voltage is applied across a ceramic capacitor, as on the output capacitor of a charger. The effect may lead to a significant capacitance drop, especially for high output voltages and small capacitor packages. See the manufacturer's data sheet about the performance with a dc bias voltage applied. It may be necessary to choose a higher voltage rating or nominal capacitance value in order to get the required value at the operating point. #### Power MOSFETs Selection Two external N-channel MOSFETs are used for a synchronous switching battery charger. The gate drivers are internally integrated into the IC with 6V of gate drive voltage. 30V or higher voltage rating MOSFETs are preferred for 19-20V input voltage. Figure-of-merit (FOM) is usually used for selecting proper MOSFET based on a tradeoff between the conduction loss and switching loss. For the top side MOSFET, FOM is defined as the product of a MOSFET's on-resistance, R<sub>DS(ON)</sub>, and the gate-to-drain charge, Q<sub>GD</sub>. For the bottom side MOSFET, FOM is defined as the product of the MOSFET's on-resistance, R<sub>DS(ON)</sub>, and the total gate charge, Q<sub>G</sub>. $$FOM_{top} = R_{DS(on)} \times Q_{GD}; FOM_{bottom} = R_{DS(on)} \times Q_{G}$$ (8) The lower the FOM value, the lower the total power loss. Usually lower R<sub>DS(ON)</sub> has higher cost with the same package size. The top-side MOSFET loss includes conduction loss and switching loss. It is a function of duty cycle (D=V<sub>OUT</sub>/V<sub>IN</sub>), charging current (I<sub>CHG</sub>), MOSFET's on-resistance (R<sub>DS(ON)</sub>), input voltage (V<sub>IN</sub>), switching frequency $(f_S)$ , turn on time $(t_{on})$ and turn off time $(t_{off})$ : $$P_{\text{top}} = D \times I_{\text{CHG}}^2 \times R_{\text{DS(on)}} + \frac{1}{2} \times V_{\text{IN}} \times I_{\text{CHG}} \times (t_{\text{on}} + t_{\text{off}}) \times f_{\text{s}}$$ (9) The first item represents the conduction loss. Usually MOSFET R<sub>DS(ON)</sub> increases by 50% with 100°C junction temperature rise. The second term represents the switching loss. The MOSFET turn-on and turn-off times are given by: $$t_{on} = \frac{Q_{SW}}{I_{on}}, \quad t_{off} = \frac{Q_{SW}}{I_{off}}$$ (10) where Q<sub>sw</sub> is the switching charge, I<sub>on</sub> is the turn-on gate driving current and I<sub>off</sub> is the turn-off gate driving current. If the switching charge is not given in MOSFET datasheet, it can be estimated by gate-to-drain charge $(Q_{GD})$ and gate-to-source charge $(Q_{GS})$ : $$Q_{SW} = Q_{GD} + \frac{1}{2} \times Q_{GS} \tag{11}$$ Gate driving current can be estimated by REGN voltage (V<sub>REGN</sub>), MOSFET plateau voltage (V<sub>olt</sub>), total turn-on gate resistance (R<sub>on</sub>) and turn-off gate resistance (R<sub>off</sub>) of the gate driver: $$I_{on} = \frac{V_{REGN} - V_{plt}}{R_{on}}, \quad I_{off} = \frac{V_{plt}}{R_{off}}$$ (12) The conduction loss of the bottom-side MOSFET is calculated with the following equation when it operates in synchronous continuous conduction mode: $$P_{\text{bottom}} = (1 - D) \times I_{\text{CHG}}^2 \times R_{\text{DS(on)}}$$ $$(13)$$ When charger operates in non-synchronous mode, the bottom-side MOSFET is off. As a result all the freewheeling current goes through the body-diode of the bottom-side MOSFET. The body diode power loss depends on its forward voltage drop (V<sub>F</sub>), non-synchronous mode charging current (I<sub>NONSYNC</sub>), and duty cycle (D). $$P_{D} = V_{F} \times I_{NONSYNC} \times (1 - D)$$ (14) Submit Documentation Feedback Copyright © 2010, Texas Instruments Incorporated The maximum charging current in non-synchronous mode can be up to 0.25A for a $10m\Omega$ charging current sensing resistor or 0.5A if battery voltage is below 2.5V. The minimum duty cycle happens at lowest battery voltage. Choose the bottom-side MOSFET with either an internal Schottky or body diode capable of carrying the maximum non-synchronous mode charging current. #### Input Filter Design During adapter hot plug-in, the parasitic inductance and input capacitor from the adapter cable form a second order system. The voltage spike at VCC pin maybe beyond IC maximum voltage rating and damage IC. The input filter must be carefully designed and tested to prevent over voltage event on VCC pin. There are several methods to damping or limit the over voltage spike during adapter hot plug-in. An electrolytic capacitor with high ESR as an input capacitor can damp the over voltage spike well below the IC maximum pin voltage rating. A high current capability TVS Zener diode can also limit the over voltage level to an IC safe level. However these two solutions may not have low cost or small size. A cost effective and small size solution is shown in Figure 20. The R1 and C1 are composed of a damping RC network to damp the hot plug-in oscillation. As a result the over voltage spike is limited to a safe level. D1 is used for reverse voltage protection for VCC pin. C2 is VCC pin decoupling capacitor and it should be place to VCC pin as close as possible. C2 value should be less than C1 value so R1 can dominant the equivalent ESR value to get enough damping effect. R2 is used to limit inrush current of D1 to prevent D1 getting damage when adapter hot plug-in. R2 and C2 should have 10us time constant to limit the dv/dt on VCC pin to reduce inrush current when adapter hot plug in. R1 has high inrush current. R1 package must be sized enough to handle inrush current power loss according to resistor manufacturer's datasheet. The filter components value always need to be verified with real application and minor adjustments may need to fit in the real application circuit. Figure 20. Input Filter #### bq24725 Design Guideline The bq24725 has a unique short circuit protection feature. Its cycle-by-cycle current monitoring feature is achieved through monitoring the voltage drop across $R_{DS(on)}$ of the MOSFETs after a certain amount of blanking time. For a MOSFET short or inductor short circuit, the over current condition is sensed by two comparators, and two counters are triggered. After seven occurrences of a short circuit event, the charger will be latched off. To reset the charger from latch-off status, reconnect the adapter. Figure 21 shows the bq24725 short circuit protection block diagram. Figure 21. Block Diagram of bq24725 Short Circuit Protection In normal operation, the low side MOSFET current is from source to drain which generates a negative voltage drop when it turns on, as a result the over current comparator can not be triggered. When the high side switch short circuit or inductor short circuit happens, the large current of low side MOSFET is from drain to source and can trig low side switch over current comparator. bq24725 senses the low side switch voltage drop through the PHASE pin and GND pin. The high-side FET short is detected by monitoring the voltage drop between ACP and PHASE. As a result, it not only monitors the high side switch voltage drop, but also the adapter sensing resistor voltage drop and PCB trace voltage drop from ACN terminal of R<sub>AC</sub> to charger high side switch drain. Usually, there is a long trance between input sensing resistor and charger converting input, a careful layout will minimize the trace effect. To prevent unintentional charger shut down in normal operation, MOSFET $R_{DS(on)}$ selection and PCB layout is very important. Figure 22 shows a improvement PCB layout example and its equivalent circuit. In this layout, the system current path and charger input current path is not separated, as a result, the system current causes voltage drop in the PCB copper and is sensed by the IC. The worst layout is when a system current pull point is after charger input; as a result all system current voltage drops are counted into over current protection comparator. The worst case for IC is when the total system current and charger input current sum equals the DPM current. When the system pulls more current, the charger IC tries to regulate the $R_{AC}$ current as a constant current by reducing the charging current. Figure 22. Need improve PCB layout example. Figure 23 shows the optimized PCB layout example. The system current path and charge input current path is separated, as a result the IC only senses charger input current caused PCB voltage drop and minimized the possibility of unintentional charger shut down in normal operation. This also makes PCB layout easier for high system current application. Submit Documentation Feedback Copyright © 2010, Texas Instruments Incorporated Figure 23. Optimized PCB layout example. The total voltage drop sensed by IC can be express as the following equation. $$V_{top} = R_{AC} \times I_{DPM} + R_{PCB} \times (I_{CHRGIN} + (I_{DPM} - I_{CHRGIN}) \times k) + R_{DS(on)} \times I_{PEAK}$$ $$(15)$$ where the $R_{AC}$ is the AC adapter current sensing resistance, $I_{DPM}$ is the DPM current set point, $R_{PCB}$ is the PCB trace equivalent resistance, $I_{CHRGIN}$ is the charger input current, k is the PCB factor, $R_{DS(on)}$ is the high side MOSFET turn on resistance and I<sub>PEAK</sub> is the peak current of inductor. Here the PCB factor k equals 0 means the best layout shown in Figure 23 where the PCB trace only goes through charger input current while k equals 1 means the worst layout shown in Figure 22 where the PCB trace goes through all the DPM current. The total voltage drop must below the high side short circuit protection threshold to prevent unintentional charger shut down in normal operation. The low side MOSFET short circuit voltage drop threshold is fixed to typical 110mV. The high side MOSFET short circuit voltage drop threshold can be adjusted via the SMBus command. ChargeOption() bit[8:7] = 00, 01, 10, 11 sets the threshold at 300mV, 500mV, 700mV and 900mV respectively. For a fixed PCB layout, the host should set the proper short circuit protection threshold level to prevent unintentional charger shut down in normal operation. Copyright © 2010, Texas Instruments Incorporated ## **PCB Layout** The switching node rise and fall times should be minimized for minimum switching loss. Proper layout of the components to minimize high frequency current path loop (see Figure 24) is important to prevent electrical and magnetic field radiation and high frequency resonant problems. Here is a PCB layout priority list for proper layout. Layout PCB according to this specific order is essential. - 1. Place input capacitor as close as possible to switching MOSFET's supply and ground connections and use shortest copper trace connection. These parts should be placed on the same layer of PCB instead of on different layers and using vias to make this connection. - The IC should be placed close to the switching MOSFET's gate terminals and keep the gate drive signal traces short for a clean MOSFET drive. The IC can be placed on the other side of the PCB of switching MOSFETs. - 3. Place inductor input terminal to switching MOSFET's output terminal as close as possible. Minimize the copper area of this trace to lower electrical and magnetic field radiation but make the trace wide enough to carry the charging current. Do not use multiple layers in parallel for this connection. Minimize parasitic capacitance from this area to any other trace or plane. - 4. The charging current sensing resistor should be placed right next to the inductor output. Route the sense leads connected across the sensing resistor back to the IC in same layer, close to each other (minimize loop area) and do not route the sense leads through a high-current path (see Figure 25 for Kelvin connection for best current accuracy). Place decoupling capacitor on these traces next to the IC - 5. Place output capacitor next to the sensing resistor output and ground - 6. Output capacitor ground connections need to be tied to the same copper that connects to the input capacitor ground before connecting to system ground. - 7. Use single ground connection to tie charger power ground to charger analog ground. Just beneath the IC use analog ground copper pour but avoid power pins to reduce inductive and capacitive noise coupling - 8. Route analog ground separately from power ground. Connect analog ground and connect power ground separately. Connect analog ground and power ground together using power pad as the single ground connection point. Or using a $0\Omega$ resistor to tie analog ground to power ground (power pad should tie to analog ground in this case if possible). - 9. Decoupling capacitors should be placed next to the IC pins and make trace connection as short as possible - 10. It is critical that the exposed power pad on the backside of the IC package be soldered to the PCB ground. Ensure that there are sufficient thermal vias directly under the IC, connecting to the ground plane on the other layers. - 11. The via size and number should be enough for a given current path. See the EVM design for the recommended component placement with trace and via locations. For the QFN information, See SCBA017 and SLUA271. Figure 24. High Frequency Current Path Figure 25. Sensing resistor PCB layout. # **REVISION HISTORY** | Cł | hanges from Original (July 2010) to Revision A | | | | | | | |----|--------------------------------------------------------------|----|--|--|--|--|--| | • | Changed the Functional Block Diagrams, Figure 1 and Figure 2 | 2 | | | | | | | • | Updated the Test Conditions for QUIESCENT CURRENT | 6 | | | | | | | • | Updated the description for the SRN and SRP pins | 12 | | | | | | | • | Deleted C12, added R14 and R15 in Table 8 | 25 | | | | | | | • | Added section: Negative Output Voltage Protection | 26 | | | | | | # PACKAGE OPTION ADDENDUM 10-Dec-2020 #### **PACKAGING INFORMATION** www.ti.com | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | BQ24725RGRR | ACTIVE | VQFN | RGR | 20 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | BQ725 | Samples | | BQ24725RGRT | ACTIVE | VQFN | RGR | 20 | 250 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | BQ725 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 10-Dec-2020 # PACKAGE MATERIALS INFORMATION www.ti.com 22-Dec-2019 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | BQ24725RGRR | VQFN | RGR | 20 | 3000 | 330.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q1 | | BQ24725RGRT | VQFN | RGR | 20 | 250 | 180.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q1 | www.ti.com 22-Dec-2019 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------|--------------|-----------------|------|------|-------------|------------|-------------| | BQ24725RGRR | VQFN | RGR | 20 | 3000 | 552.0 | 367.0 | 36.0 | | BQ24725RGRT | VQFN | RGR | 20 | 250 | 552.0 | 185.0 | 36.0 | NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions. - Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature. # RGR (S-PVQFN-N20) PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4210218/E 04/14 NOTE: All linear dimensions are in millimeters # RGR (S-PVQFN-N20) # PLASTIC QUAD FLATPACK NO-LEAD NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated