

🕳 Order

Now



**DLPC3436** 

ZHCSJN9A-JANUARY 2019-REVISED APRIL 2019

Support &

Community

22

# DLPC3436 显示控制器

Technical

Documents

- 1 特性
- DLP230NP (0.23 1080p) DMD 显示控制器
  - 支持高达 1080p 的输入分辨率
  - 支持接口训练的低功耗 DMD 接口
- 输入帧速率高达 240Hz(1080p 分辨率时为 60Hz)
- 24 位输入像素接口支持:
  - 并行接口协议
  - 高达 150MHz 的像素时钟
  - 多个输入像素数据格式选项
- 像素数据处理包括:
  - IntelliBright™图像处理算法套件
    - 内容自适应照明控制
    - 局部亮度增强
  - 色彩坐标调整
  - 主动电源管理处理
- 支持外部闪存
- 嵌入式帧存储器 (eDRAM)
- 系统 功能:
  - 器件配置的 I<sup>2</sup>C 控制
  - 可编程 LED 电流控制
  - 一帧延迟

- 2 应用
- DLP 标牌

🧷 Tools &

Software

- 移动投影仪
- 移动智能电视
- 智能扬声器
- 虚拟现实或增强现实耳麦和眼镜
- 移动式附件
- 智能家居显示屏
- Pico 投影仪

# 3 说明

DLPC3436 数字控制器是 DLP230NP (0.23 1080p) 芯 片组的其中一个组件,可为 DLP230NP 数字微镜器件 (DMD) 的可靠运行提供支持。DLP230NP 芯片组可用 于各种小尺寸、低功耗和高分辨率 (1080p) 显示器。

请访问 *TI DLP<sup>®</sup> Pico<sup>™</sup> 显示技术入门*页,了解有关 DLP230NP 芯片组的更多信息。

DLP230NP 芯片组包含各种现有资源,可帮助用户加 快设计周期。这些资源包括可直接用于生产环境的光学 模块、光学模块制造商和设计公司。

| 器件型号     | 封装          | 封装尺寸(标称值)                   |
|----------|-------------|-----------------------------|
| DLPC3436 | NFBGA (176) | 7.00 × 7.00 mm <sup>2</sup> |

(1) 如需了解所有可用封装,请参阅数据表书末尾的可订购产品附录。

简化应用





Copyright © 2019, Texas Instruments Incorporated

目录

| 1 | 特性1                                                                     |  |
|---|-------------------------------------------------------------------------|--|
| 2 | 应用1                                                                     |  |
| 3 | 说明                                                                      |  |
| 4 | 修订历史记录 2                                                                |  |
| 5 | Pin Configuration and Functions                                         |  |
| 6 | Specifications 12                                                       |  |
|   | 6.1 Absolute Maximum Ratings 12                                         |  |
|   | 6.2 ESD Ratings 12                                                      |  |
|   | 6.3 Recommended Operating Conditions 13                                 |  |
|   | 6.4 Thermal Information 13                                              |  |
|   | 6.5 Electrical Characteristics over Recommended<br>Operating Conditions |  |
|   | 6.6 Electrical Characteristics 15                                       |  |
|   | 6.7 Internal Pullup and Pulldown Characteristics 17                     |  |
|   | 6.8 High-Speed Sub-LVDS Electrical Characteristics 17                   |  |
|   | 6.9 Low-Speed SDR Electrical Characteristics                            |  |
|   | 6.10 System Oscillators Timing Requirements 19                          |  |
|   | 6.11 Power-Up and Reset Timing Requirements 19                          |  |
|   | 6.12 Parallel Interface Frame Timing Requirements 20                    |  |
|   | 6.13 Parallel Interface General Timing Requirements 21                  |  |
|   | 6.14 Flash Interface Timing Requirements 22                             |  |
| 7 | Parameter Measurement Information 23                                    |  |
|   | 7.1 HOST_IRQ Usage Model 23                                             |  |
|   | 7.2 Input Frame Rates and 3-D Display Operation 24                      |  |

| 0 | Detailed | Deceri | otion |      | - |      | 26 |  |
|---|----------|--------|-------|------|---|------|----|--|
| 0 | Detalleu | Descri |       | <br> |   | <br> | 20 |  |

# 4 修订历史记录

| 日期         | 修订版本 | 说明      |
|------------|------|---------|
| 2019 年 4 月 | *    | 首次公开发布。 |

#### 8.2 Functional Block Diagram ...... 26 8.3 8.4 9 9.1 9.2 Typical Application ...... 39 10 Power Supply Recommendations ...... 41 10.1 System Power-Up and Power-Down Sequence ... 41 10.2 DLPC3436 Power-Up Initialization Sequence ...... 44 10.3 DMD Fast PARK Control (PARKZ)...... 44 10.4 Hot Plug Usage ..... 44 10.5 Maximum Signal Transition Time...... 44 11 Layout...... 45 11.1 Layout Guidelines ...... 45 11.2 Layout Example ..... 50 12 器件和文档支持...... 51 12.1 器件支持 ...... 51

12.6 Glossary...... 53 13 机械、封装和可订购信息......53



2



www.ti.com.cn



## 5 Pin Configuration and Functions



|   | 1                 | 2                | 3                   | 4                   | 5                   | 6                   | 7                | 8                   | 9                   | 10                  | 11                  | 12        | 13        | 14        | 15       |
|---|-------------------|------------------|---------------------|---------------------|---------------------|---------------------|------------------|---------------------|---------------------|---------------------|---------------------|-----------|-----------|-----------|----------|
| A | DMD_LS_C<br>LK    | DMD_LS_W<br>DATA | DMD_HS_W<br>DATAH_P | DMD_HS_W<br>DATAG_P | DMD_HS_W<br>DATAF_P | DMD_HS_W<br>DATAE_P | DMD_HS_CLK_<br>P | DMD_HS_W<br>DATAD_P | DMD_HS_W<br>DATAC_P | DMD_HS_W<br>DATAB_P | DMD_HS_W<br>DATAA_P | CMP_OUT   | SPI0_CLK  | SPI0_CSZ0 | CMP_PWN  |
| в | DMD_DEN_<br>ARSTZ | DMD_LS_R<br>DATA | DMD_HS_W<br>DATAH_N | DMD_HS_W<br>DATAG_N | DMD_HS_W<br>DATAF_N | DMD_HS_W<br>DATAE_N | DMD_HS_CLK_<br>N | DMD_HS_W<br>DATAD_N | DMD_HS_W<br>DATAC_N | DMD_HS_W<br>DATAB_N | DMD_HS_W<br>DATAA_N | SPI0_DIN  | SPI0_DOUT | LED_SEL_1 | LED_SEL_ |
| с | DD3P              | DD3N             | VDDLP12             | VSS                 | VDD                 | VSS                 | VCC              | VSS                 | VCC                 | HWTEST_E<br>N       | RESETZ              | SPI0_CSZ1 | PARKZ     | GPIO_00   | GPIO_01  |
| D | DD2P              | DD2N             | VDD                 | VCC                 | VDD                 | VSS                 | VDD              | VSS                 | VDD                 | VSS                 | VCC_FLSH            | VDD       | VDD       | GPIO_02   | GPIO_03  |
| Е | DCLKP             | DCLKN            | VDD                 | VSS                 |                     |                     |                  |                     |                     |                     |                     | VCC       | VSS       | GPIO_04   | GPIO_05  |
| F | DD1P              | DD1N             | RREF                | VSS                 |                     |                     |                  |                     |                     |                     |                     | VCC       | VDD       | GPIO_06   | GPIO_07  |
| G | DD0P              | DD0N             | VSS_PLLM            | VSS                 |                     |                     |                  |                     |                     |                     |                     | VSS       | VSS       | GPIO_08   | GPIO_09  |
| н | PLL_REFCL<br>K_I  | VDD_PLLM         | VSS_PLLD            | VSS                 |                     |                     |                  |                     |                     |                     |                     | VSS       | VDD       | GPIO_10   | GPIO_11  |
| J | PLL_REFCL<br>K_O  | VDD_PLLD         | VSS                 | VDD                 |                     |                     |                  |                     |                     |                     |                     | VDD       | VSS       | GPIO_12   | GPIO_13  |
| к | PDATA_1           | PDATA_0          | VDD                 | VSS                 |                     |                     |                  |                     |                     |                     |                     | VSS       | VCC       | GPIO_14   | GPIO_15  |
| L | PDATA_3           | PDATA_2          | VSS                 | VDD                 |                     |                     |                  |                     |                     |                     |                     | VDD       | VDD       | GPIO_16   | GPIO_17  |
| М | PDATA_5           | PDATA_4          | VCC_INTF            | VSS                 | VSS                 | VDD                 | VCC_INTF         | VSS                 | VDD                 | VDD                 | VCC                 | VSS       | JTAGTMS1  | GPIO_18   | GPIO_19  |
| N | PDATA_7           | PDATA_6          | VCC_INTF            | PDM_CVS_<br>TE      | HSYNC_CS            | 3DR                 | VCC_INTF         | HOST_IRQ            | IIC0_SDA            | IIC0_SCL            | JTAGTMS2            | JTAGTDO2  | JTAGTD01  | TSTPT_6   | TSTPT_7  |
| Ρ | VSYNC_WE          | DATEN_CM<br>D    | PCLK                | PDATA_11            | PDATA_13            | PDATA_15            | PDATA_17         | PDATA_19            | PDATA_21            | PDATA_23            | JTAGTRSTZ           | JTAGTCK   | JTAGTDI   | TSTPT_4   | TSTPT_5  |
| R | PDATA_8           | PDATA_9          | PDATA_10            | PDATA_12            | PDATA_14            | PDATA_16            | PDATA_18         | PDATA_20            | PDATA_22            | IIC1_SDA            | IIC1_SCL            | TSTPT_0   | TSTPT_1   | TSTPT_2   | TSTPT_3  |

DLPC3436 ZHCSJN9A – JANUARY 2019 – REVISED APRIL 2019 STRUMENTS

**EXAS** 

## Pin Functions – Board Level Test, Debug, and Initialization

| PIN       |                    |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
|-----------|--------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME      | NUMBER             | I/O            | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| HWTEST_EN | C10                | I <sub>6</sub> | Manufacturing test enable signal. This signal should be connected directly to ground on the PCB for normal operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| PARKZ     | C13                | I <sub>6</sub> | DMD fast PARK control (active low input) (hysteresis buffer). PARKZ must be set high to<br>enable normal operation. PARKZ should be set high prior to releasing RESETZ (that is, prior to<br>the low-to-high transition on the RESETZ input). PARKZ should be set low for a minimum of 32<br>µs before any power is removed from the DLPC3436 such that the fast DMD PARK operation<br>can be completed. Note for PARKZ, fast PARK control should only be used when loss of power<br>is eminent and beyond the control of the host processor (for example, when the external power<br>source has been disconnected or the battery has dropped below a minimum level). The longest<br>lifetime of the DMD may not be achieved with the fast PARK operation. The longest lifetime is<br>achieved with a normal PARK operation. Because of this, PARKZ is typically used in<br>conjunction with a normal PARK request control input through GPIO_08. The difference being<br>that when the host sets PROJ_ON low, which connects to both GPIO_08 and the DLPAxxxx<br>PMIC chip, the DLPC3436 takes much longer than 32 µs to park the mirrors. The DLPAxxxx<br>holds on all power supplies, and keep RESETZ high, until the longer mirror parking has<br>completed. This longer mirror parking time, of up to 500 µs, ensures the longest DMD lifetime<br>and reliability.<br>The DLPAxxxx monitors power to the DLPC3436 and detects an eminent power loss condition<br>and drives the PARKZ signal accordingly. |  |  |  |  |
| Reserved  | P12                | I <sub>6</sub> | TI internal use. Should be left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| Reserved  | P13                | I <sub>6</sub> | TI internal use. Should be left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| Reserved  | N13 <sup>(1)</sup> | O <sub>1</sub> | TI internal use. Should be left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| Reserved  | N12 <sup>(1)</sup> | 0 <sub>1</sub> | TI internal use. Should be left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| Reserved  | M13                | I <sub>6</sub> | TI internal use. Should be left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| Reserved  | N11                | I <sub>6</sub> | TI internal use. Should be left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| Reserved  | P11                | I <sub>6</sub> | TI internal use<br>This pin must be tied to ground, through an external 8-k $\Omega$ , or less, resistor for normal operation.<br>Failure to tie this pin low during normal operation causes startup and initialization problems.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| RESETZ    | C11                | I <sub>6</sub> | DLPC3436 power-on reset (active low input) (hysteresis buffer). Self-configuration starts when a low-to-high transition is detected on RESETZ. All ASIC power and clocks must be stable before this reset is de-asserted. Note that the controller tri-states the following signals while RESETZ is asserted:<br>SPI0_CLK, SPI0_DOUT, SPI0_CSZ0,<br>SPI0_CSZ1, and GPIO(19:00)<br>External pullups or downs (as appropriate) should be added to all tri-stated output signals listed (including bidirectional signals to be configured as outputs) to avoid floating ASIC outputs during reset if connected to devices on the PCB that can malfunction. For SPI, at a minimum, any chip selects connected to the devices should have a pullup.<br>Unused bidirectional signals can be functionally configured as outputs to avoid floating ASIC inputs after RESETZ is set high.<br>The following signals are forced to a logic low state while RESETZ is asserted and corresponding I/O power is applied:<br>LED_SEL_0, LED_SEL_1 and DMD_DEN_ARSTZ<br>No signals are in an active state while RESETZ is asserted.<br>Note that no I <sup>2</sup> C activity is permitted for a minimum of 500 ms after RESETZ (and PARKZ) are set high.                                                                                                                                                                                                                                                                      |  |  |  |  |
| TSTPT_0   | R12                | B <sub>1</sub> | Reserved for test output. Should be left open for normal use.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| TSTPT_1   | R13                | B <sub>1</sub> | Reserved for test output. Should be left open for normal use.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| TSTPT_2   | R14                | B <sub>1</sub> | Reserved for test output. Should be left open for normal use.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| TSTPT_3   | R15                | B <sub>1</sub> | Reserved for for test output. Should be left open for normal use.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| TSTPT_4   | P14                | B <sub>1</sub> | Reserved for for test output. Should be left open for normal use.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| TSTPT_5   | P15                | B <sub>1</sub> | Reserved for test output. Should be left open for normal use.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| TSTPT_6   | N14                | B <sub>1</sub> | Reserved for test output. Should be left open for normal use.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| TSTPT_7   | N15                | B <sub>1</sub> | Reserved for test output. Should be left open for normal use.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |

(1) If operation does not call for an external pullup and there is no external logic that might overcome the weak internal pulldown resistor, then this I/O can be left open or unconnected for normal operation. If operation does not call for an external pullup, but there is external logic that might overcome the weak internal pulldown resistor, then an external pulldown resistor is recommended to ensure a logic low.



|                                                                                              |                                               |                 | ions – Parallel Port Input Data and Control <sup>(1)(2)</sup>                                                                                                                                                                                                                                                                                                                             |
|----------------------------------------------------------------------------------------------|-----------------------------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIN                                                                                          |                                               | I/O             | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                               |
| NAME                                                                                         | NUMBER                                        |                 | PARALLEL RGB MODE                                                                                                                                                                                                                                                                                                                                                                         |
| PCLK                                                                                         | P3                                            | I <sub>11</sub> | Pixel clock <sup>(3)</sup>                                                                                                                                                                                                                                                                                                                                                                |
| PDM_CVS_TE                                                                                   | N4                                            | B <sub>5</sub>  | Parallel data mask <sup>(4)</sup>                                                                                                                                                                                                                                                                                                                                                         |
| VSYNC_WE                                                                                     | P1                                            | I <sub>11</sub> | Vsync <sup>(5)</sup>                                                                                                                                                                                                                                                                                                                                                                      |
| HSYNC_CS                                                                                     | N5                                            | I <sub>11</sub> | Hsync <sup>(5)</sup>                                                                                                                                                                                                                                                                                                                                                                      |
| DATAEN_CMD                                                                                   | P2                                            | I <sub>11</sub> | Data valid <sup>(5)</sup>                                                                                                                                                                                                                                                                                                                                                                 |
|                                                                                              |                                               |                 | (TYPICAL RGB 888)                                                                                                                                                                                                                                                                                                                                                                         |
| PDATA_0<br>PDATA_1<br>PDATA_2<br>PDATA_3<br>PDATA_4<br>PDATA_5<br>PDATA_6<br>PDATA_7         | K2<br>K1<br>L2<br>L1<br>M2<br>M1<br>N2<br>N1  | I <sub>11</sub> | Blue (bit weight 1)<br>Blue (bit weight 2)<br>Blue (bit weight 4)<br>Blue (bit weight 8)<br>Blue (bit weight 16)<br>Blue (bit weight 32)<br>Blue (bit weight 64)<br>Blue (bit weight 128)                                                                                                                                                                                                 |
|                                                                                              |                                               |                 | (TYPICAL RGB 888)                                                                                                                                                                                                                                                                                                                                                                         |
| PDATA_8<br>PDATA_9<br>PDATA_10<br>PDATA_11<br>PDATA_12<br>PDATA_13<br>PDATA_14<br>PDATA_15   | R1<br>R2<br>R3<br>P4<br>R4<br>P5<br>R5<br>P6  | I <sub>11</sub> | Green (bit weight 1)<br>Green (bit weight 2)<br>Green (bit weight 4)<br>Green (bit weight 8)<br>Green (bit weight 16)<br>Green (bit weight 32)<br>Green (bit weight 64)<br>Green (bit weight 128)                                                                                                                                                                                         |
|                                                                                              |                                               |                 | (TYPICAL RGB 888)                                                                                                                                                                                                                                                                                                                                                                         |
| PDATA_16<br>PDATA_17<br>PDATA_18<br>PDATA_19<br>PDATA_20<br>PDATA_21<br>PDATA_22<br>PDATA_23 | R6<br>P7<br>R7<br>P8<br>R8<br>P9<br>R9<br>P10 | I <sub>11</sub> | Red (bit weight 1)Red (bit weight 2)Red (bit weight 4)Red (bit weight 8)Red (bit weight 16)Red (bit weight 32)Red (bit weight 64)Red (bit weight 128)                                                                                                                                                                                                                                     |
| 3DR                                                                                          | N6                                            | I <sub>11</sub> | <ul> <li>3D reference</li> <li>For 3D applications: Left or right 3D reference (left = 1, right = 0). To be provided by the host when a 3D command is not provided. Must transition in the middle of each frame (no closer than 1 ms to the active edge of VSYNC)</li> <li>If a 3D application is not used, then this input should be pulled low through an external resistor.</li> </ul> |

## Pin Functions – Parallel Port Input Data and Control<sup>(1)(2)</sup>

(1) PDATA(23:0) bus mapping is pixel format and source mode dependent. See later sections for details.

(2) PDM\_CVS\_TE is optional for parallel interface operation. If unused, inputs should be grounded or pulled down to ground through an external resistor (8 k $\Omega$  or less).

(3) Pixel clock capture edge is software programmable.

(4) The parallel data mask signal input is optional for parallel interface operations. If unused, inputs must be grounded or pulled down to ground through an external resistor (8 kΩ or less).

(5) VSYNC, HSYNC, and DATAEN polarity is software programmable.

| PIN           |        | I/O            | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------|--------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME          | NUMBER | 1/0            | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| DMD_DEN_ARSTZ | B1     | O <sub>2</sub> | DMD driver enable (active high) or DMD reset (active low). Assuming the corresponding I/O power is supplied, the controler drives this signal low after the DMD is parked and before power is removed from the DMD. If the 1.8-V power to the DLPC3436 is independent of the 1.8-V power to the DMD, then TI recommends a weak, external pulldown resistor to hold the signal low in the event the DLPC3436 power is inactive while the DMD power is applied. |
| DMD_LS_CLK    | A1     | O <sub>3</sub> | DMD, low speed interface clock                                                                                                                                                                                                                                                                                                                                                                                                                                |
| DMD_LS_WDATA  | A2     | O <sub>3</sub> | DMD, low speed serial write data                                                                                                                                                                                                                                                                                                                                                                                                                              |
| DMD_LS_RDATA  | B2     | $I_6$          | DMD, low speed serial read data                                                                                                                                                                                                                                                                                                                                                                                                                               |

## Pin Functions – DMD Reset and Bias Control

## DLPC3436 ZHCSJN9A – JANUARY 2019 – REVISED APRIL 2019

| Pin Functions – DMI | D Sub-LVDS Interface |
|---------------------|----------------------|
|                     |                      |

| PIN              | PIN    |                | DESCRIPTION                                                              |
|------------------|--------|----------------|--------------------------------------------------------------------------|
| NAME             | NUMBER | I/O            | DESCRIPTION                                                              |
| DMD_HS_CLK_P     | A7     | O <sub>4</sub> | DMD high speed interface                                                 |
| DMD_HS_CLK_N     | B7     | - 4            | 5                                                                        |
| DMD_HS_WDATA_H_P | A3     |                |                                                                          |
| DMD_HS_WDATA_H_N | B3     |                |                                                                          |
| DMD_HS_WDATA_G_P | A4     |                |                                                                          |
| DMD_HS_WDATA_G_N | B4     |                |                                                                          |
| DMD_HS_WDATA_F_P | A5     |                |                                                                          |
| DMD_HS_WDATA_F_N | B5     |                |                                                                          |
| DMD_HS_WDATA_E_P | A6     |                |                                                                          |
| DMD_HS_WDATA_E_N | B6     | O₄             | DMD high speed interface lanes, write data bits: The true numbering and  |
| DMD_HS_WDATA_D_P | A8     | 04             | application of the DMD_HS_DATA pins are software configuration dependent |
| DMD_HS_WDATA_D_N | B8     |                |                                                                          |
| DMD_HS_WDATA_C_P | A9     |                |                                                                          |
| DMD_HS_WDATA_C_N | B9     |                |                                                                          |
| DMD_HS_WDATA_B_P | A10    |                |                                                                          |
| DMD_HS_WDATA_B_N | B10    |                |                                                                          |
| DMD_HS_WDATA_A_P | A11    |                |                                                                          |
| DMD_HS_WDATA_A_N | B11    |                |                                                                          |



www.ti.com.cn



# Pin Functions – Peripheral Interface<sup>(1)</sup>

| PIN                     |        |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
|-------------------------|--------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| NAME                    | NUMBER | I/O             | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| CMP_OUT                 | A12    | I <sub>6</sub>  | Reserved. Pull-down to ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
| CMP_PWM                 | A15    | 0 <sub>1</sub>  | Reserved. Leave unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| HOST_IRQ <sup>(2)</sup> | N8     | O <sub>9</sub>  | Host interrupt (output)<br>HOST_IRQ indicates when the DLPC3436 auto-initialization is in progress and most importantly when<br>it completes.<br>The DLPC3436 tri-states this output during reset and requires that an external pullup is in place to<br>drive this signal to its inactive state.                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| IIC0_SCL                | N10    | B <sub>7</sub>  | $\rm I^2C$ slave (port 0) SCL (bidirectional, open-drain signal with input hysteresis): An external pullup is required. The slave I^2C I/Os are 3.6-V tolerant (high-volt-input tolerant) and are powered by VCC_INTF (which can be 1.8, 2.5, or 3.3 V). External I^2C pullups must be connected to a host supply with an equal or higher supply voltage, up to a maximum of 3.6 V (a lower pullup supply voltage would not likely satisfy the V_{IH} specification of the slave I^2C input buffers).                                                                |  |  |  |  |  |  |
| IIC1_SCL                | R11    | B <sub>8</sub>  | $\rm l^2C$ master (port 1) SCL (bidirectional, open-drain signal with input hysteresis): An external pullup is required. The slave l^2C I/Os are 3.6-V tolerant (high-volt-input tolerant) and are powered by VCC_INTF (which can be 1.8, 2.5, or 3.3 V). External l^2C pullups must be connected to a host supply with an equal or higher supply voltage, up to a maximum of 3.6 V (a lower pullup supply voltage would not likely satisfy the V <sub>IH</sub> specification of the slave l^2C input buffers).                                                      |  |  |  |  |  |  |
| IIC0_SDA                | N9     | B <sub>7</sub>  | $I^2C$ slave (port 0) SDA. (bidirectional, open-drain signal with input hysteresis): An external pullup is required. The slave $I^2C$ port is the control port of ASIC. The slave $I^2C$ I/Os are 3.6-V tolerant (high-volt-input tolerant) and are powered by VCC_INTF (which can be 1.8, 2.5, or 3.3 V). External $I^2C$ pullups must be connected to a host supply with an equal or higher supply voltage, up to a maximum of 3.6 V (a lower pullup supply voltage would not likely satisfy the V <sub>IH</sub> specification of the slave $I^2C$ input buffers). |  |  |  |  |  |  |
| IIC1_SDA                | R10    | B <sub>8</sub>  | $\rm I^2C$ master (port 1) SDA. (bidirectional, open-drain signal with input hysteresis): An external pullup is required. The slave I^2C port is the control port of ASIC. The slave I^2C I/Os are 3.6-V tolerant (high-volt-input tolerant) and are powered by VCC_INTF (which can be 1.8, 2.5, or 3.3 V). External I^2C pullups must be connected to a host supply with an equal or higher supply voltage, up to a maximum of 3.6 V (a lower pullup supply voltage would not likely satisfy the V <sub>IH</sub> specification of the slave I^2C input buffers).    |  |  |  |  |  |  |
| LED_SEL_0               | B15    | 0 <sub>1</sub>  | LED enable select. Controlled by programmable DMD sequence         Timing       Enabled LED         LED_SEL(1:0)       DLPAxxxx application         00       None         01       Bod                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
|                         |        |                 | 01     Red       10     Green       11     Blue                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| LED_SEL_1               | B14    | 0 <sub>1</sub>  | The controller drives these signals low when RESETZ is asserted and the corresponding I/O power is supplied. The controller continues to drive these signals low throughout the auto-initialization process. A weak, external pulldown resistor is still recommended to ensure that the LEDs are disabled when I/O power is not applied.                                                                                                                                                                                                                             |  |  |  |  |  |  |
| SPI0_CLK                | A13    | O <sub>13</sub> | Synchronous serial port 0, clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| SPI0_CSZ0               | A14    | O <sub>13</sub> | SPI port 1, chip select 0 (active low output)<br>TI recommends an external pullup resistor to avoid floating inputs to the external SPI device during<br>ASIC reset assertion.                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
| SPI0_CSZ1               | C12    | O <sub>13</sub> | SPI port 1, chip select 1 (active low output)<br>TI recommends an external pullup resistor to avoid floating inputs to the external SPI device during<br>ASIC reset assertion.                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
| SPI0_DIN                | B12    | I <sub>12</sub> | Synchronous serial port 0, receive data in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
| SPI0_DOUT               | B13    | O <sub>13</sub> | Synchronous serial port 0, transmit data out                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |

External pullup resistor must be 8 kΩ or less.
 For more information about usage, see HOST\_IRQ Usage Model.

## **Pin Functions – GPIO Peripheral Interface**

| PIN     |        | 1/0            | DESCRIPTION                                                                                        |  |
|---------|--------|----------------|----------------------------------------------------------------------------------------------------|--|
| NAME    | NUMBER | I/O            | DESCRIPTION                                                                                        |  |
| GPIO_19 | M15    | B <sub>1</sub> | General purpose I/O 19 (hysteresis buffer). Reserved                                               |  |
| GPIO_18 | M14    | B <sub>1</sub> | General purpose I/O 18 (hysteresis buffer). FPGA_RESET (output): Logic reset for the chipset FPGA. |  |

## TEXAS INSTRUMENTS

www.ti.com.cn

# Pin Functions – GPIO Peripheral Interface (continued)

| PIN     |        | 1/0            | DESCRIPTION                                                                                                                                                                                                                                                                                                                                        |
|---------|--------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME    | NUMBER | I/O            | DESCRIPTION                                                                                                                                                                                                                                                                                                                                        |
| GPIO_17 | L15    | B <sub>1</sub> | General purpose I/O 17 (hysteresis buffer). ACT_SYNC (output): Output to FPGA, used for synchronizing the actuator position with the ASIC data processing                                                                                                                                                                                          |
| GPIO_16 | L14    | B <sub>1</sub> | General purpose I/O 16 (hysteresis buffer). SUB_FRAME_2 (input): Input from FPGA, signaling sub-<br>frames                                                                                                                                                                                                                                         |
| GPIO_15 | K15    | B <sub>1</sub> | General purpose I/O 15 (hysteresis buffer). SUB_FRAME_1 (input): Input from FPGA, signaling sub-<br>frames                                                                                                                                                                                                                                         |
| GPIO_14 | K14    | B <sub>1</sub> | General purpose I/O 14 (hysteresis buffer). FPGA_RDY (input): Input from FPGA, indicating when the FPGA initialization process is complete.                                                                                                                                                                                                        |
| GPIO_13 | J15    | B <sub>1</sub> | General purpose I/O 13 (hysteresis buffer). CAL_PWR (output): Intended to feed the calibration control of the successive approximation ADC light sensor.                                                                                                                                                                                           |
| GPIO_12 | J14    | В <sub>1</sub> | General purpose I/O 12 (hysteresis buffer). ADC Light Sensor Power 2 (output): Power enable control for LABB light sensor.                                                                                                                                                                                                                         |
| GPIO_11 | H15    | B <sub>1</sub> | General purpose I/O 11 (hysteresis buffer). Thermistor power enable (output)                                                                                                                                                                                                                                                                       |
| GPIO_10 | H14    | B <sub>1</sub> | General purpose I/O 10 (hysteresis buffer). RC_CHARGE (output): Intended to feed the RC charge circuit of the successive approximation ADC used to control the light sensor comparator.                                                                                                                                                            |
| GPIO_09 | G15    | B <sub>1</sub> | General purpose I/O 09 (hysteresis buffer). LS_PWR (active high output): Intended to feed the power control signal of the successive approximation ADC light sensor.                                                                                                                                                                               |
| GPIO_08 | G14    | B <sub>1</sub> | General purpose I/O 08 (hysteresis buffer). Normal mirror parking request (active low): To be driven by the PROJ_ON output of the host. A logic low on this signal causes the DLPC3436 to PARK the DMD, but it does not power down the DMD (the DLPAxxxx does that instead). The minimum high time is 200 ms. The minimum low time is also 200 ms. |
| GPIO_07 | F15    | B <sub>1</sub> | General purpose I/O 07 (hysteresis buffer). LABB_SAMPLE (output): LABB output sample and hold sensor control signal.                                                                                                                                                                                                                               |
| GPIO_06 | F14    | B <sub>1</sub> | General purpose I/O 06 (hysteresis buffer). Reserved.                                                                                                                                                                                                                                                                                              |
| GPIO_05 | E15    | B <sub>1</sub> | General purpose I/O 05 (hysteresis buffer). Reserved.                                                                                                                                                                                                                                                                                              |
| GPIO_04 | E14    | B <sub>1</sub> | General purpose I/O 04 (hysteresis buffer). 3D glasses control (output): Intended to be used to control the shutters on 3D glasses (Left = 1, Right = 0).                                                                                                                                                                                          |
| GPIO_03 | D15    | B <sub>1</sub> | General purpose I/O 03 (hysteresis buffer). SPI1_CSZ0 (active low output): Optional SPI1 chip select 0 signal. An external pullup resistor is required to deactivate this signal during reset and auto-initialization processes.                                                                                                                   |



| PIN     |        | 1/0            | DESCRIPTION                                                                                       |  |
|---------|--------|----------------|---------------------------------------------------------------------------------------------------|--|
| NAME    | NUMBER | I/O            | DESCRIPTION                                                                                       |  |
| GPIO_02 | D14    | B <sub>1</sub> | General purpose I/O 02 (hysteresis buffer). SPI1_DOUT (output): Optional SPI1 data output signal. |  |
| GPIO_01 | C15    | B <sub>1</sub> | General purpose I/O 01 (hysteresis buffer). SPI1_CLK (output): Optional SPI1 clock signal.        |  |
| GPIO_00 | C14    | B <sub>1</sub> | General purpose I/O 00 (hysteresis buffer). SPI1_DIN (input): Optional SPI1 data input signal.    |  |

# Pin Functions – GPIO Peripheral Interface (continued)

**DLPC3436** ZHCSJN9A-JANUARY 2019-REVISED APRIL 2019

www.ti.com.cn

**ISTRUMENTS** 

EXAS

## **Pin Functions – Clock and PLL Support**

| PIN          |        | 1/0             | DESCRIPTION                                                                                                                                                                         |  |  |
|--------------|--------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME         | NUMBER | 1/0             | DESCRIPTION                                                                                                                                                                         |  |  |
| PLL_REFCLK_I | H1     | I <sub>11</sub> | Reference clock crystal input. If an external oscillator is used in place of a crystal, then this pin should be used as the oscillator input.                                       |  |  |
| PLL_REFCLK_O | J1     | 0 <sub>5</sub>  | Reference clock crystal return. If an external oscillator is used in place of a crystal, then this pin should be left unconnected (that is floating with no added capacitive load). |  |  |

## Pin Functions – Power and Ground<sup>(1)</sup>

|                      | PIN                                                                                                                                     | 1/0 | DECODIDITION                                                                                                                                                                                                     |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                 | NUMBER                                                                                                                                  | 1/0 | DESCRIPTION                                                                                                                                                                                                      |
| V <sub>DD</sub>      | C5, D5, D7, D12, J4, J12, K3, L4, L12, M6,<br>M9, D9, D13, F13, H13, L13, M10, D3, E3                                                   | PWR | Core power 1.1 V (main 1.1 V)                                                                                                                                                                                    |
| V <sub>DDLP12</sub>  | C3                                                                                                                                      | PWR | Core power 1.1 V                                                                                                                                                                                                 |
| V <sub>SS</sub>      | Common to all package types<br>C4, D6, D8, D10, E4, E13, F4, G4, G12, H4,<br>H12, J3, J13, K4, K12, L3, M4, M5, M8, M12,<br>G13, C6, C8 | GND | Core ground (eDRAM, I/O ground, thermal ground)                                                                                                                                                                  |
| V <sub>CC18</sub>    | C7, C9, D4, E12, F12, K13, M11                                                                                                          | PWR | All 1.8-V I/O power:<br>(1.8-V power supply for all I/O other than the host or parallel<br>interface and the SPI flash interface. This includes RESETZ,<br>PARKZ LED_SEL, CMP, GPIO, IIC1, TSTPT, and JTAG pins) |
| V <sub>CC_INTF</sub> | M3, M7, N3, N7                                                                                                                          | PWR | Host or parallel interface I/O power: 1.8 to 3.3 V (Includes IIC0, PDATA, video syncs, and HOST_IRQ pins)                                                                                                        |
| V <sub>CC_FLSH</sub> | D11                                                                                                                                     | PWR | Flash interface I/O power: 1.8 to 3.3 V<br>(Dedicated SPI0 power pin)                                                                                                                                            |
| V <sub>DD_PLLM</sub> | H2                                                                                                                                      | PWR | MCG PLL 1.1-V power                                                                                                                                                                                              |
| V <sub>SS_PLLM</sub> | G3                                                                                                                                      | RTN | MCG PLL return                                                                                                                                                                                                   |
| V <sub>DD_PLLD</sub> | J2                                                                                                                                      | PWR | DCG PLL 1.1-V power                                                                                                                                                                                              |
| V <sub>SS_PLLD</sub> | H3                                                                                                                                      | RTN | DCG PLL return                                                                                                                                                                                                   |

(1) The only power sequencing restrictions are:
(a) The VDD supply should ramp up with a 1-ms maximum rise time.
(b) The reverse is needed at power down.



## DLPC3436 ZHCSJN9A – JANUARY 2019 – REVISED APRIL 2019

www.ti.com.cn

# Table 1. I/O Type Subscript Definition

|           | I/O                                                | SUPPLY REFERENCE     |                                  |
|-----------|----------------------------------------------------|----------------------|----------------------------------|
| SUBSCRIPT | DESCRIPTION                                        | SUPPLI REFERENCE     | ESD STRUCTURE                    |
| 1         | 1.8-V LVCMOS I/O buffer with 8-mA drive            | V <sub>CC18</sub>    | ESD diode to GND and supply rail |
| 2         | 1.8-V LVCMOS I/O buffer with 4-mA drive            | V <sub>CC18</sub>    | ESD diode to GND and supply rail |
| 3         | 1.8-V LVCMOS I/O buffer with 24-mA drive           | V <sub>CC18</sub>    | ESD diode to GND and supply rail |
| 4         | 1.8-V sub-LVDS output with 4-mA drive              | V <sub>CC18</sub>    | ESD diode to GND and supply rail |
| 5         | 1.8-, 2.5-, 3.3-V LVCMOS with 4-mA drive           | V <sub>CC_INTF</sub> | ESD diode to GND and supply rail |
| 6         | 1.8-V LVCMOS input                                 | V <sub>CC18</sub>    | ESD diode to GND and supply rail |
| 7         | 1.8-, 2.5-, 3.3-V I <sup>2</sup> C with 3-mA drive | V <sub>CC_INTF</sub> | ESD diode to GND and supply rail |
| 8         | 1.8-V I <sup>2</sup> C with 3-mA drive             | V <sub>CC18</sub>    | ESD diode to GND and supply rail |
| 9         | 1.8-, 2.5-, 3.3-V LVCMOS with 8-mA drive           | V <sub>CC_INTF</sub> | ESD diode to GND and supply rail |
| 11        | 1.8-, 2.5-, 3.3-V LVCMOS input                     | V <sub>CC_INTF</sub> | ESD diode to GND and supply rail |
| 12        | 1.8-, 2.5-, 3.3-V LVCMOS input                     | V <sub>CC_FLSH</sub> | ESD diode to GND and supply rail |
| 13        | 1.8-, 2.5-, 3.3-V LVCMOS with 8-mA drive           | V <sub>CC_FLSH</sub> | ESD diode to GND and supply rail |

## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature (unless otherwise noted)<sup>(1)</sup>

|                                                                                                                                                                                                                                                    |                                                   | MIN  | MAX                                                                                                                                                | UNIT |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------|------|
| SUPPLY VOL                                                                                                                                                                                                                                         | -TAGE <sup>(2)(3)</sup>                           | Ľ    |                                                                                                                                                    |      |
| V <sub>(VDD)</sub> (core)                                                                                                                                                                                                                          |                                                   | -0.3 | -0.3         1.21           -0.3         1.32           -0.3         1.96           -0.3         3.60           -0.3         1.99                  |      |
| V <sub>(VDDLP12)</sub> (core)                                                                                                                                                                                                                      |                                                   | -0.3 | 1.32                                                                                                                                               | V    |
| V <sub>(VCC18)</sub> (All 1                                                                                                                                                                                                                        | V <sub>(VCC18)</sub> (All 1.8-V Power + sub-LVDS) |      | 1.96                                                                                                                                               | V    |
| V <sub>(VCC_INTF)</sub>                                                                                                                                                                                                                            | Host I/O power                                    | -0.3 | 3.60                                                                                                                                               |      |
|                                                                                                                                                                                                                                                    | If 1.8-V power used                               | -0.3 | 1.99                                                                                                                                               | V    |
| V(VCC_INTF)                                                                                                                                                                                                                                        | If 2.5-V power used                               | -0.3 | 2.75                                                                                                                                               | v    |
|                                                                                                                                                                                                                                                    | If 3.3-V power used                               | -0.3 | 3.60                                                                                                                                               |      |
| V <sub>(VDD)</sub> (core)<br>V <sub>(VDDLP12)</sub> (core<br>V <sub>(VCC18)</sub> (All 1.8<br>V <sub>(VCC_INTF)</sub><br>V <sub>(VCC_FLSH)</sub><br>V <sub>(VDD_PLLM)</sub> (MC<br>V <sub>(VDD_PLLD)</sub> (1D<br><b>GENERAL</b><br>T <sub>J</sub> | Flash I/O power                                   | -0.3 | 3.60                                                                                                                                               |      |
|                                                                                                                                                                                                                                                    | If 1.8-V power used                               | -0.3 | 1.96                                                                                                                                               |      |
| V(VCC_FLSH)                                                                                                                                                                                                                                        | If 2.5-V power used                               | -0.3 | 1.21       1.32       1.96       3.60       1.99       2.75       3.60       3.60       1.96       2.72       3.58       1.21       1.21       125 | V    |
|                                                                                                                                                                                                                                                    | If 3.3-V power used                               | -0.3 | 3.58                                                                                                                                               |      |
| V <sub>(VDD_PLLM)</sub> (N                                                                                                                                                                                                                         | /ICG PLL)                                         | -0.3 | 1.21                                                                                                                                               | V    |
| V <sub>(VDD_PLLD)</sub> (1                                                                                                                                                                                                                         | DCG PLL)                                          | -0.3 | 1.21                                                                                                                                               | V    |
|                                                                                                                                                                                                                                                    |                                                   |      |                                                                                                                                                    | ·    |
| TJ                                                                                                                                                                                                                                                 | Operating junction temperature                    | -30  | 125                                                                                                                                                | °C   |
| T <sub>stg</sub>                                                                                                                                                                                                                                   | Storage temperature                               | -40  | 125                                                                                                                                                | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to GND.

(3) Overlap currents, if allowed to continue flowing unchecked, not only increase total power dissipation in a circuit, but degrade the circuit reliability, thus shortening its usual operating life.

## 6.2 ESD Ratings

|                    |               |                                                                                          | VALUE | UNIT |
|--------------------|---------------|------------------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | ±2000 | V    |
| V <sub>(ESD)</sub> | discharge     | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500  | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                         |                                                                                                                                                                                                                      |                                       | MIN   | NOM | MAX   | UNIT |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------|-----|-------|------|
| V <sub>(VDD)</sub>      | Core power 1.1 V (main 1.1 V)                                                                                                                                                                                        | ±5% tolerance                         | 1.045 | 1.1 | 1.155 | V    |
| V <sub>(VDDLP12)</sub>  | Core power 1.1 V (supplemental 1.1 V)                                                                                                                                                                                | ±5% tolerance                         | 1.045 | 1.1 | 1.155 | V    |
| V <sub>(VCC18)</sub>    | All 1.8-V I/O power:<br>(1.8-V power supply for all I/O other than the host or<br>parallel interface and the SPI flash interface. This<br>includes RESETZ, PARKZ LED_SEL, CMP, GPIO, IIC1,<br>TSTPT, and JTAG pins.) | ±8.5% tolerance                       | 1.64  | 1.8 | 1.96  | V    |
|                         |                                                                                                                                                                                                                      |                                       | 1.64  | 1.8 | 1.96  |      |
| V <sub>(VCC_INTF)</sub> | Host or parallel interface I/O power: 1.8 to 3.3 V (includes IIC0, PDATA, video syncs, and HOST_IRQ pins)                                                                                                            | ±8.5% tolerance<br>See <sup>(1)</sup> | 2.28  | 2.5 | 2.72  | V    |
|                         |                                                                                                                                                                                                                      | 000                                   | 3.02  | 3.3 | 3.58  |      |
|                         |                                                                                                                                                                                                                      |                                       | 1.64  | 1.8 | 1.96  |      |
| V <sub>(VCC_FLSH)</sub> | Flash interface I/O power: 1.8 to 3.3 V                                                                                                                                                                              | ±8.5% tolerance<br>See <sup>(1)</sup> | 2.28  | 2.5 | 2.72  | V    |
|                         |                                                                                                                                                                                                                      | 000                                   | 3.02  | 3.3 | 3.58  |      |
| V <sub>(VDD_PLLM)</sub> | MCG PLL 1.1-V power                                                                                                                                                                                                  | ±9.1% tolerance<br>See <sup>(2)</sup> | 1.025 | 1.1 | 1.155 | V    |
| V <sub>(VDD_PLLD)</sub> | DCG PLL 1.1-V power                                                                                                                                                                                                  | ±9.1% tolerance<br>See <sup>(2)</sup> | 1.025 | 1.1 | 1.155 | V    |
| T <sub>A</sub>          | Operating ambient temperature <sup>(3)</sup>                                                                                                                                                                         |                                       | -30   |     | 85    | °C   |
| TJ                      | Operating junction temperature                                                                                                                                                                                       |                                       | -30   |     | 105   | °C   |

These supplies have multiple valid ranges. (1)

(2) These I/O supply ranges are wider to facilitate additional filtering.

The operating ambient temperature range assumes 0 forced air flow, a JEDEC JESD51 junction-to-ambient thermal resistance value at (3) 0 forced air flow (R<sub>0JA</sub> at 0 m/s), a JEDEC JESD51 standard test card and environment, along with minimum and maximum estimated power dissipation across process, voltage, and temperature. Thermal conditions vary by application, which impacts R<sub>0JA</sub>. Thus, maximum operating ambient temperature varies by application. (a)  $T_{a_{min}} = T_{j_{min}} - (P_{d_{min}} \times R_{\theta JA}) = -30^{\circ}C - (0.0 \text{ W} \times 30.3^{\circ}C/W) = -30^{\circ}C$ (b)  $T_{a_{max}} = T_{j_{max}} - (P_{d_{max}} \times R_{\theta JA}) = 105^{\circ}C - (0.348 \text{ W} \times 30.3^{\circ}C/W) = 94.4^{\circ}C$ 

## 6.4 Thermal Information

|                 |                                                       |                                                               | DLPC3436    |      |
|-----------------|-------------------------------------------------------|---------------------------------------------------------------|-------------|------|
|                 |                                                       | THERMAL METRIC <sup>(1)</sup>                                 | ZVB (NFBGA) | UNIT |
|                 |                                                       |                                                               | 176 PINS    |      |
| $R_{\thetaJC}$  | Junction-to-case therma                               | l resistance                                                  | 11.2        | °C/W |
|                 |                                                       | at 0 m/s of forced airflow <sup>(2)</sup>                     | 30.3        | °C/W |
| $R_{\theta JA}$ | Junction-to-air thermal<br>resistance                 | at 1 m/s of forced airflow <sup>(2)</sup>                     | 27.4        |      |
|                 | resistance                                            | at 2 m/s of forced airflow <sup>(2)</sup>                     | 26.6        |      |
| ΨJT             | Temperature variance front dissipation <sup>(3)</sup> | om junction to package top center temperature, per unit power | 0.27        | °C/W |

For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. (1) Thermal coefficients abide by JEDEC Standard 51. R<sub>0JA</sub> is the thermal resistance of the package as measured using a JEDEC defined (2)standard test PCB. This JEDEC test PCB is not necessarily representative of the DLPC3436 PCB and thus the reported thermal resistance may not be accurate in the actual product application. Although the actual thermal resistance may be different, it is the best information available during the design phase to estimate thermal performance.

Example: (0.5 W) × (0.2°C/W) ≈ 0.1°C temperature rise. (3)

**ISTRUMENTS** 

EXAS

## 6.5 Electrical Characteristics over Recommended Operating Conditions

see (1)(2)(3)

|                                                                                | PARAMETER                                                                                                                                                                                                                                     | TEST CONDITIONS <sup>(4)(5)</sup> | MIN | TYP <sup>(6)</sup> | MAX <sup>(7)</sup> | UNIT |
|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----|--------------------|--------------------|------|
| I <sub>(VDD)</sub>                                                             | Core current 1.1 V (main 1.1 V)                                                                                                                                                                                                               | IDLE disabled, 1920 x 1080, 60 Hz |     |                    | TBE                | mA   |
| I <sub>(VDD_PLLM)</sub>                                                        | MCG PLL 1.1-V current                                                                                                                                                                                                                         | IDLE disabled, 1920 x 1080, 60 Hz |     |                    | TBD                | mA   |
| I <sub>(VDD_PLLD)</sub>                                                        | DCG PLL 1.1-V current                                                                                                                                                                                                                         | IDLE disabled, 1920 x 1080, 60 Hz |     |                    | TBD                | mA   |
| I <sub>(VDD)</sub> +<br>I <sub>(VDD_PLLM)</sub> +<br>I <sub>(VDD_PLLD)</sub>   | Core Current 1.1 V + MCG PLL 1.1-V<br>current + DCG PLL 1.1-V current                                                                                                                                                                         | IDLE disabled, 1920 x 1080, 60 Hz |     | TBD                | TBD                | mA   |
| I <sub>(VCC18)</sub>                                                           | Main 1.8-V I/O current: 1.8-V power<br>supply for all I/O other than the host or<br>parallel interface and the SPI flash<br>interface.<br>This includes sub-LVDS DMD I/O ,<br>RESETZ, PARKZ, LED_SEL, CMP,<br>GPIO, IIC1, TSTPT and JTAG pins | IDLE disabled, 1920 x 1080, 60 Hz |     |                    | TBD                | mA   |
| I(VCC_INTF)                                                                    | Host or parallel interface I/O current:<br>1.8 V ( includes IIC0, PDATA, video<br>syncs, and HOST_IRQ pins)                                                                                                                                   | IDLE disabled, 1920 x 1080, 60 Hz |     |                    | TBD                | mA   |
| I(VCC_FLSH)                                                                    | Flash Interface I/O current: 1.8 V to 3.3 V                                                                                                                                                                                                   | IDLE disabled, 1920 x 1080, 60 Hz |     |                    | TBD                | mA   |
| I <sub>(VCC18)</sub> +<br>I <sub>(VCC_INTF)</sub> +<br>I <sub>(VCC_FLSH)</sub> | Main 1.8 V I/O current + V <sub>CC_INTF</sub><br>current + V <sub>CC_FLSH</sub> current                                                                                                                                                       | IDLE disabled, 1920 x 1080, 60 Hz |     | TBD                | TBD                | mA   |

Programmable host and flash I/O are at minimum voltage (that is 1.8 V) for this typical scenario. (1)

(2) Max currents column use typical motion video as the input. The typical currents column uses SMPTE color bars as the input.

(3)

(4)

Some applications may be forced to use 1-oz. copper to manage ASIC package heat. Chipset input image is 1924 x 1080 24-bits on the FPGA parallel interface at the frame rate shown with a 0.23-inch 1080p DMD. In normal operation while displaying an image with CAIC enabled. "IDLE" is a low-power mode that is disabled in normal operation. (5)

Assumes typical case power PVT condition = nominal process, typical voltage, typical temperature (55°C junction), a 0.23-inch 1080p (6) DMD.

Assumes worse case power PVT condition = corner process, high voltage, high temperature (105°C junction), a 0.23-inch 1080p DMD. (7)



# 6.6 Electrical Characteristics<sup>(1)(2)</sup>

over operating free-air temperature range (unless otherwise noted)

|                 | PAR                                                     | AMETER <sup>(3)</sup>                                                                                      | TEST CONDITIONS            | MIN                           | TYP | MAX                                                                                                                                                                | UNIT |
|-----------------|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------|----------------------------|-------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
|                 |                                                         | I <sup>2</sup> C buffer (I/O type 7)                                                                       |                            | 0.7 ×<br>V <sub>CC_INTF</sub> |     | (1)                                                                                                                                                                | _    |
|                 |                                                         | 1.8-V LVTTL (I/O type 1, 2, 3, 5, 6, 8, 9, 11, 12, 13)                                                     |                            | 1.17                          |     | 3.6                                                                                                                                                                |      |
| V <sub>IH</sub> | High-level input<br>threshold voltage                   | 1.8-V LVTTL (I/O type 1, 6)<br>identified below: (2)<br>CMP_OUT; PARKZ; RESETZ;<br>GPIO 0 →19              |                            | 1.3                           |     | 3.6                                                                                                                                                                | V    |
|                 |                                                         | 2.5-V LVTTL (I/O type 5, 9, 11, 12, 13)                                                                    |                            | 1.7                           |     | 3.6                                                                                                                                                                |      |
|                 |                                                         | 3.3-V LVTTL (I/O type 5, 9, 11, 12, 13)                                                                    |                            | 2                             |     | (1)<br>3.6<br>3.6<br>3.6<br>3.6<br>0.3 ×<br>V <sub>CC_INTF</sub><br>0.63<br>0.5<br>0.7<br>0.8<br>1<br>1.175<br>0.4<br>0.2 ×<br>V <sub>CC_INTF</sub><br>0.45<br>0.7 |      |
|                 |                                                         | I <sup>2</sup> C buffer (I/O type 7)                                                                       |                            | -0.5                          |     |                                                                                                                                                                    |      |
|                 |                                                         | 1.8-V LVTTL (I/O type 1, 2, 3, 5, 6, 8, 9, 11, 12, 13)                                                     |                            | -0.3                          |     | 0.63                                                                                                                                                               |      |
| VIL             | Low-level input<br>threshold voltage                    | 1.8-V LVTTL (I/O type 1, 6)<br>identified below: (2)<br>CMP_OUT; PARKZ; RESETZ;<br>GPIO_00 through GPIO_19 |                            | -0.3                          |     | 0.5                                                                                                                                                                | v    |
|                 |                                                         | 2.5-V LVTTL (I/O type 5, 9, 11, 12, 13)                                                                    |                            | -0.3                          |     | 0.7                                                                                                                                                                |      |
|                 |                                                         | 3.3-V LVTTL (I/O type 5, 9, 11, 12, 13)                                                                    |                            | -0.3                          |     |                                                                                                                                                                    |      |
| V <sub>CM</sub> | Steady-state<br>common mode<br>voltage                  | 1.8-V sub-LVDS (DMD high<br>speed)<br>(I/O type 4)                                                         |                            | 0.8                           | 0.9 | 1                                                                                                                                                                  | mV   |
|                 |                                                         | 1.8-V LVTTL (I/O type 1, 2, 3, 5, 6, 8, 9, 11, 12, 13)                                                     |                            | 1.35                          |     |                                                                                                                                                                    |      |
| V               | High-level output                                       | 2.5-V LVTTL (I/O type 5, 9, 11, 12, 13)                                                                    |                            | 1.7                           |     |                                                                                                                                                                    | V    |
| V <sub>OH</sub> | voltage                                                 | 3.3-V LVTTL (I/O type 5, 9, 11, 12, 13)                                                                    |                            | 2.4                           |     |                                                                                                                                                                    | V    |
|                 |                                                         | 1.8-V sub-LVDS – DMD high speed (I/O type 4)                                                               |                            | 0.825                         | 1   | 1.175                                                                                                                                                              |      |
|                 |                                                         | I <sup>2</sup> C buffer (I/O type 7)                                                                       | $V_{CC_{INTF}} > 2 V$      |                               |     | 0.4                                                                                                                                                                |      |
|                 |                                                         | I <sup>2</sup> C buffer (I/O type 7)                                                                       | V <sub>CC_INTF</sub> < 2 V |                               |     |                                                                                                                                                                    |      |
|                 |                                                         | 1.8-V LVTTL (I/O type 1, 2, 3, 5, 6, 8, 9, 11, 12, 13)                                                     |                            |                               |     | 0.45                                                                                                                                                               |      |
| V <sub>OL</sub> | voltage                                                 | 2.5-V LVTTL (I/O type 5, 9, 11, 12, 13)                                                                    |                            |                               |     | 0.7                                                                                                                                                                | V    |
|                 |                                                         | 3.3-V LVTTL (I/O type 5, 9, 11, 12, 13)                                                                    |                            |                               |     | 0.4                                                                                                                                                                |      |
|                 | $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$ | 0.975                                                                                                      |                            |                               |     |                                                                                                                                                                    |      |

- (1) I/O is high voltage tolerant; that is, if  $V_{CC} = 1.8$  V, the input is 3.3-V tolerant, and if  $V_{CC} = 3.3$  V, the input is 5-V tolerant. (2) ASIC pins: CMP\_OUT; PARKZ; RESETZ; GPIO\_00 through GPIO\_19 have slightly varied V<sub>IH</sub> and V<sub>IL</sub> range from other 1.8-V I/O. (3) The number inside each parenthesis for the I/O refers to the type defined in Table 1.



# Electrical Characteristics<sup>(1)(2)</sup> (continued)

over operating free-air temperature range (unless otherwise noted)

|                 | PAR                                      | AMETER <sup>(3)</sup>                                  | TEST CONDITIONS                                                                             | MIN  | TYP | MAX | UNIT   |
|-----------------|------------------------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------|------|-----|-----|--------|
|                 |                                          | 1.8-V LVTTL (I/O type 1, 2, 3, 5, 6, 8, 9, 11, 12, 13) | 4 mA                                                                                        | 2    |     |     |        |
|                 |                                          | 1.8-V LVTTL (I/O type 1, 2, 3, 5, 6, 8, 9, 11, 12, 13) | 8 mA                                                                                        | 3.5  |     |     |        |
|                 | Lligh lovel output                       | 1.8-V LVTTL (I/O type 1, 2, 3, 5, 6, 8, 9, 11, 12, 13) | 24 mA                                                                                       | 10.6 |     |     |        |
| $I_{OH}$        | High-level output<br>current             | 2.5-V LVTTL (I/O type 5)                               | 4 mA                                                                                        | 5.4  |     |     | mA     |
|                 |                                          | 2.5-V LVTTL (I/O type 9, 13)                           | 8 mA                                                                                        | 10.8 |     |     |        |
|                 |                                          | 2.5-V LVTTL (I/O type 5, 9, 11, 12, 13)                | 24 mA                                                                                       | 28.7 |     |     |        |
|                 |                                          | 3.3-V LVTTL (I/O type 5)                               | 4 mA                                                                                        | 7.8  |     |     |        |
|                 |                                          | 3.3-V LVTTL (I/O type 9, 13)                           | 8 mA                                                                                        | 15   |     |     |        |
|                 |                                          | I <sup>2</sup> C buffer (I/O type 7)                   |                                                                                             | 3    |     |     |        |
|                 |                                          | 1.8-V LVTTL (I/O type 1, 2, 3, 5, 6, 8, 9, 11, 12, 13) | 4 mA                                                                                        | 2.3  |     |     |        |
|                 | Low-level output<br>current              | 1.8-V LVTTL (I/O type 1, 2, 3, 5, 6, 8, 9, 11, 12, 13) | 8 mA                                                                                        | 4.6  |     |     |        |
| I <sub>OL</sub> |                                          | 1.8-V LVTTL (I/O type 1, 2, 3, 5, 6, 8, 9, 11, 12, 13) | 24 mA                                                                                       | 13.9 |     |     | mA     |
| OL              |                                          | 2.5-V LVTTL (I/O type 5)                               | 4 mA                                                                                        | 5.2  |     |     | III/ ( |
|                 |                                          | 2.5-V LVTTL (I/O type 9, 13)                           | 8 mA                                                                                        | 10.4 |     |     |        |
|                 |                                          | 2.5-V LVTTL (I/O type 5, 9, 11, 12, 13)                | 24 mA                                                                                       | 31.1 |     |     |        |
|                 |                                          | 3.3-V LVTTL (I/O type 5)                               | 4 mA                                                                                        | 4.4  |     |     |        |
|                 |                                          | 3.3-V LVTTL (I/O type 9, 13)                           | 8 mA                                                                                        | 8.9  |     |     |        |
|                 |                                          | I <sup>2</sup> C buffer (I/O type 7)                   | $\begin{array}{l} 0.1 \times V_{CC\_INTF} < V_{I} \\ < 0.9 \times V_{CC\_INTF} \end{array}$ | -10  |     | 10  |        |
|                 | High-impedance                           | 1.8-V LVTTL (I/O type 1, 2, 3, 5, 6, 8, 9, 11, 12, 13) |                                                                                             | -10  |     | 10  |        |
| I <sub>OZ</sub> | leakage current                          | 2.5-V LVTTL (I/O type 5, 9, 11, 12, 13)                |                                                                                             | -10  |     | 10  | μA     |
|                 |                                          | 3.3-V LVTTL (I/O type 5, 9, 11, 12, 13)                |                                                                                             | -10  |     | 10  |        |
|                 |                                          | I <sup>2</sup> C buffer (I/O type 7)                   |                                                                                             |      |     | 5   |        |
|                 |                                          | 1.8-V LVTTL (I/O type 1, 2, 3, 5, 6, 8, 9, 11, 12, 13) |                                                                                             | 2.6  |     | 3.5 |        |
| Cı              | Input capacitance<br>(including package) | 2.5-V LVTTL (I/O type 5, 9, 11, 12, 13)                |                                                                                             | 2.6  |     | 3.5 | pF     |
|                 | (morearing paorago)                      | 3.3-V LVTTL (I/O type 5, 9, 11, 12, 13)                |                                                                                             | 2.6  |     | 3.5 |        |
|                 |                                          | 1.8-V sub-LVDS – DMD high speed (I/O type 4)           |                                                                                             |      |     | 3   |        |



## 6.7 Internal Pullup and Pulldown Characteristics

see (1)(2)

| INTERNAL PULLUP AND PULLDOWN RESISTOR CHARACTERISTICS | VCCIO | MIN | MAX | UNIT |
|-------------------------------------------------------|-------|-----|-----|------|
|                                                       | 3.3 V | 29  | 63  | kΩ   |
| Weak pullup resistance                                | 2.5 V | 38  | 90  | kΩ   |
|                                                       | 1.8 V | 56  | 148 | kΩ   |
|                                                       | 3.3 V | 30  | 72  | kΩ   |
| Weak pulldown resistance                              | 2.5 V | 36  | 101 | kΩ   |
|                                                       | 1.8 V | 52  | 167 | kΩ   |

 The resistance is dependent on the supply voltage level applied to the I/O.
 An external 8-kΩ pullup or pulldown (if needed) would work for any voltage condition to correctly pull enough to override any associated internal pullups or pulldowns.

## 6.8 High-Speed Sub-LVDS Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                                      | PARAMETER                                              | MIN | NOM         | MAX  | UNIT   |
|--------------------------------------|--------------------------------------------------------|-----|-------------|------|--------|
| V <sub>CM</sub>                      | Steady-state common mode voltage                       | 0.8 | 0.8 0.9 1.0 |      |        |
| V <sub>CM</sub> (Δpp) <sup>(1)</sup> | V <sub>CM</sub> change peak-to-peak (during switching) |     |             | 75   | mV     |
| $V_{CM} (\Delta ss)^{(1)}$           | V <sub>CM</sub> change steady state                    | -10 |             | 10   | mV     |
| V <sub>OD</sub>   <sup>(2)</sup>     | Differential output voltage magnitude                  | 150 | 250         | 350  | mV     |
| V <sub>OD</sub> (Δ)                  | V <sub>OD</sub> change (between logic states)          | -10 |             | 10   | mV     |
| V <sub>OH</sub>                      | Single-ended output voltage high                       |     | 1.00        |      | V      |
| V <sub>OL</sub>                      | Single-ended output voltage low                        |     | 0.80        |      | V      |
| t <sub>R</sub> <sup>(2)</sup>        | Differential output rise time                          |     |             | 250  | ps     |
| t <sub>F</sub> <sup>(2)</sup>        | Differential output fall time                          |     |             | 250  | ps     |
| t <sub>MAX</sub>                     | Maximum switching rate                                 |     |             | 1200 | Mbps   |
| DC <sub>out</sub>                    | Output duty cycle                                      | 45% | 50%         | 55%  |        |
| Tx <sub>term</sub> <sup>(1)</sup>    | Internal differential termination                      | 80  | 100         | 120  | Ω      |
| Tx <sub>load</sub>                   | 100-Ω differential PCB trace (50-Ω transmission lines) | 0.5 |             | 6    | inches |



(1)

Definition of  $V_{CM}$  changes:  $V_{cm}(\Delta pp)$ Note that  $V_{OD}$  is the differential voltage swing measured across a 100- $\Omega$  termination resistance connected directly between the (2) transmitter differential pins. |Vop| is the magnitude of this voltage swing relative to 0. Rise and fall times are defined for the differential V<sub>OD</sub> signal as follows:



**Differential Output Signal** (Note Vcm is removed when the signals are viewed differentially)

### EXAS **ISTRUMENTS**

www.ti.com.cn

## 6.9 Low-Speed SDR Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                            | ID                                      | TEST CONDITIONS | MIN                     | MAX                     | UNIT |
|--------------------------------------|-----------------------------------------|-----------------|-------------------------|-------------------------|------|
| Operating voltage                    | V <sub>CC18</sub> (all signal groups)   |                 | 1.64                    | 1.96                    | V    |
| DC input high voltage                | V <sub>IHD</sub> (DC)<br>Signal group 1 |                 | 0.7 × V <sub>CC18</sub> | V <sub>CC18</sub> + 0.5 | V    |
| DC input low voltage <sup>(1)</sup>  | V <sub>ILD(</sub> DC)<br>Signal group 1 |                 | -0.50                   | 0.3 × V <sub>CC18</sub> | V    |
| AC input high voltage <sup>(2)</sup> | V <sub>IHD</sub> (AC)<br>Signal group 1 |                 | 0.8 × V <sub>CC18</sub> | V <sub>CC18</sub> + 0.5 | V    |
| AC input low voltage                 | V <sub>ILD</sub> (AC)<br>Signal group 1 |                 | -0.5                    | 0.2 × V <sub>CC18</sub> | V    |
|                                      | Signal group 1                          |                 | 1                       | 3.0                     |      |
| Slew rate (3)(4)(5)(6)               | Signal group 2                          |                 | 0.25                    |                         | V/ns |
|                                      | Signal group 3                          |                 | 0.5                     |                         |      |

V<sub>ILD</sub>(AC) minimum applies to undershoot. (1)

(2) (3)  $V_{IHD}(AC)$  maximum applies to overshoot. Signal group 1 output slew rate for rising edge is measured between  $V_{ILD}(DC)$  to  $V_{IHD}(AC)$ .

(4) Signal group 1 output slew rate for falling edge is measured between V<sub>IHD</sub>(DC) to V<sub>ILD</sub>(AC).

Signal group 1: See Figure 1. (5)

Signal groups 2 and 3 output slew rate for rising edge is measured between  $V_{ILD}(AC)$  to  $V_{IHD}(AC)$ . (6)



Figure 1. Low Speed (LS) I/O Input Thresholds



## 6.10 System Oscillators Timing Requirements

| see | (1) |
|-----|-----|
|-----|-----|

| PARAMETER          |                                                                                                                                                      |                                      | MIN    | MAX                 | UNIT |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------|---------------------|------|
| f <sub>clock</sub> | Clock frequency, MOSC <sup>(2)</sup>                                                                                                                 | 24-MHz oscillator                    | 23.998 | 24.002              | MHz  |
| t <sub>c</sub>     | Cycle time, MOSC <sup>(2)</sup>                                                                                                                      | 24-MHz oscillator                    | 41.663 | 41.670              | ns   |
| t <sub>w(H)</sub>  | Pulse duration <sup>(3)</sup> , MOSC, high                                                                                                           | 50% to 50% reference points (signal) |        | 40 t <sub>c</sub> % |      |
| t <sub>w(L)</sub>  | Pulse duration <sup>(3)</sup> , MOSC, low                                                                                                            | 50% to 50% reference points (signal) |        | 40 t <sub>c</sub> % |      |
| t <sub>t</sub>     | Transition time <sup>(3)</sup> , MOSC, $t_t = t_f / t_r$                                                                                             | 20% to 80% reference points (signal) |        | 10                  | ns   |
| t <sub>jp</sub>    | Long-term, peak-to-peak, period jitter <sup>(3)</sup> , MOSC (that is the deviation in period from ideal period due solely to high frequency jitter) |                                      |        | 2%                  |      |

(1) The I/O pin TSTPT\_6 enables the ASIC to use two different oscillator frequencies through a pullup control at initial ASIC power-up. TSTPT\_6 should be grounded so that 24 MHz is always selected.

(2) The frequency accuracy for MOSC is ±200 PPM. This includes impact to accuracy due to aging, temperature, and trim sensitivity. The MOSC input cannot support spread spectrum clock spreading.

(3) Applies only when driven through an external digital oscillator.



Figure 2. System Oscillators

## 6.11 Power-Up and Reset Timing Requirements

| PARAMETER         |                                            |                                                     | MIN MAX | UNIT |
|-------------------|--------------------------------------------|-----------------------------------------------------|---------|------|
| t <sub>w(L)</sub> | Pulse duration, inactive low, RESETZ       | 50% to 50% reference points (signal)                | 1.25    | μs   |
| tt                | Transition time, RESETZ, $t_t = t_f / t_r$ | 20% to 80% and 80% to 20% reference points (signal) | 0.5     | μs   |



Figure 3. Power-Up and Power-Down RESETZ Timing

NSTRUMENTS

EXAS

## 6.12 Parallel Interface Frame Timing Requirements

|                    |                                                                                                                                                                                                                                                                        |                      | MIN                | MAX | UNIT  |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------------|-----|-------|
| t <sub>p_vsw</sub> | Pulse duration – VSYNC_WE high                                                                                                                                                                                                                                         | 50% reference points | 1                  |     | lines |
| t <sub>p_vbp</sub> | Vertical back porch (VBP) – time from the leading edge of VSYNC_WE to the leading edge HSYNC_CS for the first active line (see $^{(1)}$ )                                                                                                                              | 50% reference points | 2                  |     | lines |
| t <sub>p_vfp</sub> | Vertical front porch (VFP) – time from the leading edge of the HSYNC_CS following the last active line in a frame to the leading edge of VSYNC_WE (see <sup>(1)</sup> )                                                                                                | 50% reference points | 1                  |     | lines |
| t <sub>p_tvb</sub> | Total vertical blanking – time from the leading edge of HSYNC_CS following the last active line of one frame to the leading edge of HSYNC_CS for the first active line in the next frame. (This is equal to the sum of VBP ( $t_{p_v v p}$ ) + VFP ( $t_{p_v v p}$ ).) | 50% reference points | See <sup>(1)</sup> |     | lines |
| t <sub>p_hsw</sub> | Pulse duration – HSYNC_CS high                                                                                                                                                                                                                                         | 50% reference points | 4                  | 128 | PCLKs |
| t <sub>p_hbp</sub> | Horizontal back porch – time from rising edge of HSYNC_CS to rising edge of DATAEN_CMD                                                                                                                                                                                 | 50% reference points | 4                  |     | PCLKs |
| t <sub>p_hfp</sub> | Horizontal front porch – time from falling edge of<br>DATAEN_CMD to rising edge of HSYNC_CS                                                                                                                                                                            | 50% reference points | 8                  |     | PCLKs |
| t <sub>p_thb</sub> | Total horizontal blanking – sum of horizontal front and back porches                                                                                                                                                                                                   | 50% reference points | See (2)            |     | PCLKs |

(1) The minimum total vertical blanking is defined by the following equation:  $t_{p_tvb}(min) = 6 + [8 \times Max(1, Source_ALPF/DMD_ALPF)]$  lines where:

(a) SOURCE\_ALPF = Input source active lines per frame

(b) DMD\_ALPF = Actual DMD used lines per frame supported

(2) Total horizontal blanking is driven by the maximum line rate for a given source which is a function of resolution and orientation. The following equation can be applied for this: t<sub>p\_thb</sub> = Roundup[(1000 × f<sub>clock</sub>)/ LR] – APPL where:

(a)  $f_{clock}$  = Pixel clock rate in MHz

(b) LR = Line rate in kHz

(c) APPL is the number of active pixels per (horizontal) line.

(d) If  $t_{p,thb}$  is calculated to be less than  $t_{p,hbp} + t_{p,hfp}$  then the pixel clock rate is too low or the line rate is too high, and one or both must be adjusted.





# 6.13 Parallel Interface General Timing Requirements

| see <sup>(1)</sup>    |                                                                                       |                                            |      |         |      |  |
|-----------------------|---------------------------------------------------------------------------------------|--------------------------------------------|------|---------|------|--|
|                       |                                                                                       |                                            | MIN  | MAX     | UNIT |  |
| $f_{clock}$           | Clock frequency, PCLK                                                                 |                                            | 1.0  | 150.0   | MHz  |  |
| t <sub>p_clkper</sub> | Clock period, PCLK                                                                    | 50% reference points                       | 6.67 | 1000    | ns   |  |
| t <sub>p_clkjit</sub> | Clock jitter, PCLK                                                                    | Maximum $f_{clock}$                        |      | see (2) |      |  |
| t <sub>p_wh</sub>     | Pulse duration low, PCLK                                                              | 50% reference points                       | 2.43 |         | ns   |  |
| t <sub>p_wl</sub>     | Pulse duration high, PCLK                                                             | 50% reference points                       | 2.43 |         | ns   |  |
| t <sub>p_su</sub>     | Setup time – HSYNC_CS, DATEN_CMD,<br>PDATA(23:0) valid before the active edge of PCLK | 50% reference points                       | 0.9  |         | ns   |  |
| t <sub>p_h</sub>      | Hold time – HSYNC_CS, DATEN_CMD,<br>PDATA(23:0) valid after the active edge of PCLK   | 50% reference points                       | 0.9  |         | ns   |  |
| t <sub>t</sub>        | Transition time – all signals                                                         | 20% to 80% and 80% to 20% reference points | 0.2  | 2.0     | ns   |  |

(1) The active (capture) edge of PCLK for HSYNC\_CS, DATEN\_CMD and PDATA(23:0) is software programmable, but defaults to the rising edge.

(2) Clock jitter (in ns) should be calculated using this formula: Jitter =  $[1 / f_{clock} - 5.76 \text{ ns}]$ . Setup and hold times must be met during clock jitter.



Figure 5. Parallel Interface General Timing

Texas Instruments

www.ti.com.cn

## 6.14 Flash Interface Timing Requirements

The DLPC3436 ASIC flash memory interface consists of a SPI flash serial interface with a programmable clock rate. The DLPC3436 can support 1- to 16-Mb flash memories.<sup>(1)(2)</sup>

|                       |                                                                           |                                            | MIN  | MAX  | UNIT |
|-----------------------|---------------------------------------------------------------------------|--------------------------------------------|------|------|------|
| f <sub>clock</sub>    | Clock frequency, SPI_CLK                                                  | See <sup>(3)</sup>                         | 1.42 | 36.0 | MHz  |
| t <sub>p_clkper</sub> | Clock period, SPI_CLK                                                     | 50% reference points                       | 27.7 | 704  | ns   |
| t <sub>p_wh</sub>     | Pulse duration low, SPI_CLK                                               | 50% reference points                       | 352  |      | ns   |
| t <sub>p_wl</sub>     | Pulse duration high, SPI_CLK                                              | 50% reference points                       | 352  |      | ns   |
| t <sub>t</sub>        | Transition time – all signals                                             | 20% to 80% and 80% to 20% reference points | 0.2  | 3.0  | ns   |
| t <sub>p_su</sub>     | Setup time – SPI_DIN valid before SPI_CLK falling<br>edge                 | 50% reference points                       | 10.0 |      | ns   |
| t <sub>p_h</sub>      | Hold time – SPI_DIN valid after SPI_CLK falling edge                      | 50% reference points                       | 0.0  |      | ns   |
| t <sub>p_clqv</sub>   | SPI_CLK clock falling edge to output valid time –<br>SPI_DOUT and SPI_CSZ | 50% reference points                       |      | 1.0  | ns   |
| t <sub>p_clqx</sub>   | SPI_CLK clock falling edge output hold time –<br>SPI_DOUT and SPI_CSZ     | 50% reference points                       | -3.0 | 3.0  | ns   |

(1) Standard SPI protocol is to transmit data on the falling edge of SPI\_CLK and capture data on the rising edge. The DLPC3436 does transmit data on the falling edge, but it also captures data on the falling edge rather than the rising edge. This provides support for SPI devices with long clock-to-Q timing. DLPC3436 hold capture timing has been set to facilitate reliable operation with standard external SPI protocol devices.

(2) With the above output timing, DLPC3436 provides the external SPI device 8.2-ns input set-up and 8.2-ns input hold, relative to the rising edge of SPI\_CLK.

(3) This range include the 200 ppm of the external oscillator (but no jitter).



Figure 6. Flash Interface Timing



## 7 Parameter Measurement Information

## 7.1 HOST\_IRQ Usage Model

- While reset is applied HOST\_IRQ resets to tri-state (an external pullup pulls the line high).
- HOST\_IRQ remains tri-state (pulled high externally) until the microprocessor boot completes. While the signal is pulled high, this indicates that the ASIC is performing boot-up and auto-initialization.
- As soon as possible after boot-up, the microprocessor drives HOST\_IRQ to a logic high state to indicate that the ASIC is continuing to perform auto-initialization (no real state change occurs on the external signal)
- Upon completion of auto-initialization, software sets HOST\_IRQ to a logic low state to indicate the completion of auto-initialization. (At the falling edge, the system is said to enter the INIT\_DONE state.)
- The 500-ms maximum shown from the rising edge of RESETZ to the falling edge of HOST\_IRQ may become longer than 500 ms if many commands are added to the autoinit batch file in flash which automatically runs at power up.



t1 is the first falling edge of HOST\_IRQ, At this point the auto-initiation sequence is complete.

t2 is when HOST\_IRQ goes low. Ensure that the I<sup>2</sup>C device interface does not begin until this point (within 500 ms of the release of RESETZ)

## Figure 7. Host IRQ Timing

## 7.2 Input Frame Rates and 3-D Display Operation

|           |              |                         |            | SOURCE RESOL | UTION RANGE <sup>(6</sup> | )        |                           |
|-----------|--------------|-------------------------|------------|--------------|---------------------------|----------|---------------------------|
| INTERFACE | BITS / PIXEL | IMAGE TYPE              | HORIZONTAL |              | VERTICAL                  |          | FRAME RATE                |
|           |              |                         | Landscape  | Portrait     | Landscape                 | Portrait | INAITOE                   |
| Parallel  | 24           | 2D - qHD                | 960        | N/A          | 540                       | N/A      | 100 ± 2 Hz,<br>120 ± 2 Hz |
| Parallel  | 24           | 2D - 1080p              | 1920       | N/A          | 1080                      | N/A      | 50 ± 2 Hz,<br>60 ± 2 Hz   |
| Parallel  | 24           | 3D - qHD <sup>(7)</sup> | 960        | N/A          | 540                       | N/A      | 100 ± 2 Hz,<br>120 ± 2 Hz |

Table 2. Supported Input Source Ranges<sup>(1)(2)(3)(4)</sup>

(1) The application must remain within specifications for all source interface parameters such as maximum clock rate and maximum line rate.

(2) The maximum DMD size for all rows in the table is  $960 \times 540$ .

(3) To achieve the ranges stated, the composer-created firmware used must be defined to support the source parameters used.

(4) These interfaces are supported with the DMD sequencer sync mode command (3Bh) set to auto.

(5) Bits per pixel does not necessarily equal the number of data pins used on the DLPC3436. Fewer pins are used if multiple clocks are used per pixel transfer.

(6) The DLPC3436 supports only landscape orientation.

(7) Formatted as frame sequential.

The DLPC3436 supports both 2D and 3D sources on the parallel interface. The frame and sub-frame timing for 2D sources is shown in Figure 8 while the frame timing for 3D sources is shown in Figure 9.









## Figure 9. 3D Frame and Signal Timing

## 7.2.1 Parallel Interface Data Transfer Format

The data format on the PDATA(23:0) bus between the .23 1080p FPGA and the DLPC3436 is always RGB888, as shown in Figure 10.



Figure 10. RGB-888 I/O Mapping



## 8 Detailed Description

## 8.1 Overview

The DLPC3436 is the display controller for the DLP230NP (.23 1080p) DMD. The DLPC3436 is part of the chipset comprised of the DLPC3436 controller, the DLP230NP (.23 1080p) DMD, and the DLPA2000, DLPA2005, or DLPA3000 PMIC/LED driver. All three components of the chipset must be used in conjunction with each other, along with the XC7Z020-1CLG484I4493 FPGA, for reliable operation of the DLP230NP (.23 1080p) DMD. The DLPC3436 display controller provides interfaces and data/image processing functions that are optimized for small form factor and power-constrained display applications. Applications include smart phone, tablet, laptop, battery-powered mobile accessories, wearable (near-eye) displays, smart home displays, and smart speakers. An application processor is needed to interface with the DLP Pico display sub-system.

## 8.2 Functional Block Diagram





## 8.3 Feature Description

## 8.3.1 Interface Timing Requirements

This section defines the timing requirements for the external interfaces for the DLPC3436 ASIC.

## 8.3.1.1 Parallel Interface

The parallel interface complies with standard graphics interface protocol, with the addition of the SUB\_FRAME signal (which is a necessary output from the XC7Z020-1CLG484I4493 FPGA). The standard graphics interface protocol includes a vertical sync signal (VSYNC\_WE), horizontal sync signal (HSYNC\_CS), optional data valid signal (DATAEN\_CMD), a 24-bit data bus (PDATA), and a pixel clock (PCLK). The polarity of both syncs and the active edge of the clock are programmable. Figure 4 shows the relationship of these signals.

#### NOTE

VSYNC\_WE must remain active at all times (in lock-to-VSYNC mode) or the display sequencer stops and cause the LEDs to be turned off.

## 8.3.2 Serial Flash Interface

DLPC3436 uses an external SPI serial flash memory device for configuration support. The minimum required size is dependent on the desired minimum number of sequences, CMT tables, and splash options while the maximum supported size is 128 Mb.

For access to flash, the controller uses a single SPI interface operating at a programmable frequency complying to industry standard SPI flash protocol. The programmable SPI frequency is defined to be equal to 180 MHz/N, where N is a programmable value between 5 to 127 providing a range from 36.0 to 1.41732 MHz. Note that this results in a relatively large frequency step size in the upper range (for example, 36 MHz, 30 MHz, 25.7 MHz, 22.5 MHz, and so forth) and thus this must be taken into account when choosing a flash device.

The controller supports two independent SPI chip selects, however, the flash must be connected to SPI chip select zero (SPI0\_CSZ0) because the boot routine is only executed from the device connected to chip select zero (SPI0\_CSZ0). The boot routine uploads program code from flash to program memory, then transfers control to an auto-initialization routine within program memory. The controller asserts the HOST\_IRQ output signal high while auto-initialization is in progress, then drives it low to signal its completion to the host processor. Only after auto-initialization is complete can the controller receive commands through I<sup>2</sup>C.

The controller should support any flash device that is compatible with the modes of operation, features, and performance as defined in Table 3 and Table 4.

| FEATURE                                                       | DLPC3436 REQUIREMENT                                                                                                                                                                                                                                                                                                                                                                                           |
|---------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPI interface width                                           | Single                                                                                                                                                                                                                                                                                                                                                                                                         |
| SPI protocol                                                  | SPI mode 0                                                                                                                                                                                                                                                                                                                                                                                                     |
| Fast READ addressing                                          | Auto-incrementing                                                                                                                                                                                                                                                                                                                                                                                              |
| Programming mode                                              | Page mode                                                                                                                                                                                                                                                                                                                                                                                                      |
| Page size                                                     | 256 B                                                                                                                                                                                                                                                                                                                                                                                                          |
| Sector size                                                   | 4 kB sector                                                                                                                                                                                                                                                                                                                                                                                                    |
| Block size                                                    | any                                                                                                                                                                                                                                                                                                                                                                                                            |
| Block protection bits                                         | 0 = Disabled                                                                                                                                                                                                                                                                                                                                                                                                   |
| Status register bit(0)                                        | Write in progress (WIP) {also called flash busy}                                                                                                                                                                                                                                                                                                                                                               |
| Status register bit(1)                                        | Write enable latch (WEN)                                                                                                                                                                                                                                                                                                                                                                                       |
| Status register bits(6:2)                                     | A value of 0 disables programming protection                                                                                                                                                                                                                                                                                                                                                                   |
| Status register bit(7)                                        | Status register write protect (SRWP)                                                                                                                                                                                                                                                                                                                                                                           |
| Status register bits(15:8)<br>(that is expansion status byte) | The DLPC3436 only supports single-byte status register R/W command execution, and thus may not be compatible with flash devices that contain an expansion status byte. However, as long as the expansion status byte is considered optional in the byte 3 position and any write protection control in this expansion status byte defaults to unprotected, then the device should be compatible with DLPC3436. |

#### Table 3. SPI Flash Required Features or Modes of Operation

TEXAS INSTRUMENTS

www.ti.com.cn

To support flash devices with program protection defaults of either enabled or disabled, the DLPC3436 always assumes the device default is enabled and goes through the process of disabling protection as part of the bootup process. This process consists of:

- A write enable (WREN) instruction executed to request write enable, followed by
- A read status register (RDSR) instruction is then executed (repeatedly as needed) to poll the write enable latch (WEL) bit
- After the write enable latch (WEL) bit is set, a write status register (WRSR) instruction is executed that writes 0 to all 8-bits (this disables all programming protection)

Prior to each program or erase instruction, the controller issues:

- A write enable (WREN) instruction to request write enable, followed by
- A read status register (RDSR) instruction (repeated as needed) to poll the write enable latch (WEL) bit
- After the write enable latch (WEL) bit is set, the program or erase instruction is executed
- · Note the flash automatically clears the write enable status after each program and erase instruction

The specific instruction OpCode and timing compatibility requirements are listed in Table 4 and Table 5. Note however that the controller does not read the flash's electronic signature ID and thus cannot automatically adapt protocol and clock rate based on the ID.

#### Table 4. SPI Flash Instruction OpCode and Access Profile Compatibility Requirements

| SPI FLASH COMMAND    | FIRST BYTE<br>(OPCODE) | SECOND<br>BYTE | THIRD BYTE | FOURTH BYTE | FIFTH BYTE             | SIXTH BYTE             |
|----------------------|------------------------|----------------|------------|-------------|------------------------|------------------------|
| Fast READ (1 Output) | 0x0B                   | ADDRS(0)       | ADDRS(1)   | ADDRS(2)    | dummy                  | DATA(0) <sup>(1)</sup> |
| Read status          | 0x05                   | n/a            | n/a        | STATUS(0)   |                        |                        |
| Write status         | 0x01                   | STATUS(0)      | (2)        |             |                        |                        |
| Write enable         | 0x06                   |                |            |             |                        |                        |
| Page program         | 0x02                   | ADDRS(0)       | ADDRS(1)   | ADDRS(2)    | DATA(0) <sup>(1)</sup> |                        |
| Sector erase (4KB)   | 0x20                   | ADDRS(0)       | ADDRS(1)   | ADDRS(2)    |                        |                        |
| Chip erase           | 0xC7                   |                |            |             |                        |                        |

(1) Only the first data byte is shown, data continues.

(2) DLPC3436 does not support access to a second or expansion write status byte.

The specific and timing compatibility requirements for a DLPC3436 compatible flash are listed in Table 5 and Table 6.

| Table 5. SPI Flash K | ey Timing Parameter | Compatibility I | Requirements <sup>(1)(2)</sup> |
|----------------------|---------------------|-----------------|--------------------------------|
|----------------------|---------------------|-----------------|--------------------------------|

| SPI FLASH TIMING PARAMETER                                    | SYMBOL            | ALTERNATE SYMBOL | MIN   | MAX  | UNIT |
|---------------------------------------------------------------|-------------------|------------------|-------|------|------|
| Access frequency<br>(all commands)                            | f <sub>R</sub>    | f <sub>C</sub>   | ≤1.42 |      | MHz  |
| Chip select high time (also called chip select deselect time) | t <sub>SHSL</sub> | t <sub>CSH</sub> | ≤200  |      | ns   |
| Output hold time                                              | t <sub>CLQX</sub> | t <sub>HO</sub>  | ≥0    |      | ns   |
| Clock low to output valid time                                | t <sub>CLQV</sub> | t <sub>V</sub>   |       | ≤ 11 | ns   |
| Data in set-up time                                           | t <sub>DVCH</sub> | t <sub>DSU</sub> | ≤5    |      | ns   |
| Data in hold time                                             | t <sub>CHDX</sub> | t <sub>DH</sub>  | ≤5    |      | ns   |

(1)

The timing values are related to the specification of the flash device itself, not the DLPC3436. The DLPC3436 does not drive the HOLD or WP (active low write protect) pins on the flash device, and thus these pins should be tied to a logic high on the PCB through an external pullup. (2)

The DLPC3436 supports 1.8-, 2.5-, or 3.3-V serial flash devices. To do so, VCC FLSH must be supplied with the corresponding voltage. Table 6 contains a list of 1.8-, 2.5-, and 3.3-V compatible SPI serial flash devices supported by the DLPC3436.

### 8.3.3 Tested Flash Devices

## Table 6. DLPC3436 Compatible SPI Flash Device Options (3.3-V Compatible Devices)<sup>(1)</sup>

| <b>DVT</b> <sup>(2)</sup> | DENSITY (Mb) | VENDOR  | PART NUMBER  | PACKAGE SIZE                |
|---------------------------|--------------|---------|--------------|-----------------------------|
| Yes                       | 32 Mb        | Winbond | W25Q32FVSSIG | 5.2 mm × 7.9 mm, 8-pin SOIC |
| Yes                       | 64 Mb        | Winbond | W25Q64FVSSIG | 5.2 mm × 7.9 mm, 8-pin SOIC |

(1)

The flash supply voltage must match VCC\_FLSH on the DLPC3436. Special attention needs to be paid when ordering devices to be sure the desired supply voltage is attained as multiple voltage options are often available under the same base part number. All of the flash devices shown are compatible with the DLPC3436, but only those marked with yes in the DVT column have been validated during TI validation testing using a TI reference design. Those marked with no can be used at the ODM's own risk. Other parts (2) than those shown can be used if the timing conditions in Serial Flash Interface are met.



#### 8.3.4 Serial Flash Programming

Note that the flash can be programmed through the DLPC3436 over I<sup>2</sup>C or by driving the SPI pins of the flash directly while the controller I/O are tri-stated. SPI0\_CLK, SPI0\_DOUT, and SPI0\_CSZ0 I/O can be tri-stated by holding RESETZ in a logic low state while power is applied to the controller . Note that SPI0\_CSZ1 is not tri-stated by this same action.

## 8.3.5 SPI Signal Routing

The DLPC3436 is designed to support two SPI slave devices on the SPI0 interface, specifically, a serial flash and the DLPAxxxx. This requires routing associated SPI signals to two locations while attempting to operate up to 36 MHz. Take special care to ensure that reflections do not compromise signal integrity. To this end, the following recommendations are provided:

- The SPI0\_CLK PCB signal trace from the controller source to each slave device should be split into separate
  routes as close to the controller as possible. In addition, the SPI0\_CLK trace length to each device should be
  equal in total length.
- The SPI0\_DOUT PCB signal trace from the DLPC3436 source to each slave device should be split into separate routes as close to the controller as possible. In addition, the SPI0\_DOUT trace length to each device should be equal in total length(use the same strategy as SPI0\_CLK).
- The SPI0\_DIN PCB signal trace from each slave device to the point where they intersect on their way back to the DLPC3436 should be made equal in length and as short as possible. They should then share a common trace back to the controller .
- SPI0\_CSZ0 and SPI0\_CSZ1 need no special treatment because they are dedicated signals which drive only one device.

## 8.3.6 I<sup>2</sup>C Interface Performance

Both DLPC3436 I<sup>2</sup>C interface ports support 100-kHz baud rate. By definition, I<sup>2</sup>C transactions operate at the speed of the slowest device on the bus, thus there is no requirement to match the speed grade of all devices in the system.

#### 8.3.7 Content-Adaptive Illumination Control

Content-adaptive illumination control (CAIC) is an image processing algorithm that takes advantage of the fact that in common real-world image content most pixels in the images are well below full scale for the for the R, G, and B digital channels being input to the DLPC3436. As a result of this the average picture level (APL) for the overall image is also well below full scale, and the system's dynamic range for the collective set of pixel values is not fully utilized. CAIC takes advantage of this headroom between the source image APL and the top of the available dynamic range of the display system.

CAIC evaluates images frame by frame and derives three unique digital gains, one for each of the R, G, and B color channels. During CAIC image processing, each gain is applied to all pixels in the associated color channel. CAIC derives each color channel's gain that is applied to all pixels in that channel so that the pixels as a group collectively shift upward and as close to full scale as possible. To prevent any image quality degradation, the gains are set at the point where just a few pixels in each color channel are clipped. Figure 11 and Figure 12 show an example of the application of CAIC for one color channel.

Texas Instruments

www.ti.com.cn



Figure 11. Input Pixels Example



Figure 12. Displayed Pixels After CAIC Processing

Figure 12 shows the gain that is applied to a color processing channel inside the controller. CAIC adjusts the power for the R, G, and B LED. For each color channel of an individual frame, CAIC intelligently determines the optimal combination of digital gain and LED power. The decision regarding how much digital gain to apply to a color channel and how much to adjust the LED power for that color is heavily influenced by the software command settings sent to the controller for configuring CAIC.

As CAIC applies a digital gain to each color channel independently, and adjusts each LED's power independently, CAIC also makes sure that the resulting color balance in the final image matches the target color balance for the projector system. Thus, the effective displayed white point of images is held constant by CAIC from frame to frame.

Because the R, G, and B channels can be gained up by CAIC inside the controller , the LED power can be turned down for any color channel until the brightness of the color on the screen is unchanged. Thus, CAIC can achieve an overall LED power reduction while maintaining the same overall image brightness as if CAIC was not used. Figure 13 shows an example of LED power reduction by CAIC for an image where the R and B LEDs can be turned down in power.



CAIC can alternatively be used to increase the overall brightness of an image while holding the total power for all LEDs constant. In summary, when CAIC is enabled CAIC can operate in one of two distinct modes:

- Power Reduction Mode holds overall image brightness constant while reducing LED power
- Enhanced Brightness Mode holds overall LED power constant while enhancing image brightness



Figure 13. CAIC Power Reduction Mode (for Constant Brightness)

#### 8.3.8 Local Area Brightness Boost

Local area brightness boost (LABB), is an image processing algorithm that adaptively gains up regions of an image that are dim relative to the average picture level. Some regions of the image have significant gain applied, and some regions have little or no gain applied. LABB evaluates images frame by frame and derives the local area gains to be used uniquely for each image. Because many images have a net overall boost in gain even if some parts of the image get no gain, the overall perceived brightness of the image is boosted.

Figure 14 shows a split screen example of the impact of the LABB algorithm for an image that includes dark areas.



Figure 14. Boosting Brightness in Local Areas of an Image



LABB works best when the decision about the strength of gains used is determined by ambient light conditions. For this reason, there is an option to add an ambient light sensor which can be read by the controller during each frame. Based on the sensor readings, LABB applies higher gains for bright rooms to help overcome any washing out of images. LABB applies lower gains in dark rooms to prevent over-punching of images.

#### 8.3.9 3-D Glasses Operation

For supporting 3D glasses, the DLPC3436 chip set outputs sync information to synchronize the Left eye/Right eye shuttering in the glasses with the displayed DMD image frames.

Two different types of glasses are often used to achieve synchronization. One relies on an IR transmitter on the system PCB to send an IR sync signal to an IR receiver in the glasses. In this case controller output signal GPIO\_05 can be used to cause the IR transmitter to send an IR sync signal to the glasses. The timing for signal GPIO\_05 is shown in .

The second type of glasses relies on sync information that is encoded into the light being outputted from the projection lens. This is referred to as the DLP Link approach for 3D, and many 3D glasses from different suppliers have been built using this method. This demonstrates that the DLP Link method can work reliable. The advantage of the DLP Link approach is that it takes advantage of existing projector hardware to transmit the sync information to the glasses. This can save cost, size and power in the projector.

For generating the DLP Link sync information, the chipset ourputs one light pulse per DMD frame from the projection lens while the glasses have both shutters closed. To achieve this behavior, the DLPC3436 communicates the DLPAxxxx to turn on the illumination source (typically LEDs or lasers) so that an encoded light pulse is output once per DMD frame. Because the shutters in the glasses are both off when the DLP Link pulse is sent, the projector illumination source remains off except for the when light is sent to create the DLP Link pulse. The timing for the light pulses for DLP Link 3D operation is shown in Figure 15 and Figure 16.



DLPC3436 ZHCSJN9A – JANUARY 2019 – REVISED APRIL 2019



t1: both shutters off

t2: next shutter on





NOTE: The period between DLPLink pulses alternates between the subframe period +D and the subframe period –D, where D is the delta period.

#### Figure 16. 3D DLP Link Pulse Timing



## 8.3.10 DMD (Sub-LVDS) Interface

The DLPC3436 ASIC DMD interface consists of a HS 1.8-V sub-LVDS output only interface with a maximum clock speed of 600-MHz DDR and a LS SDR (1.8-V LVCMOS) interface with a fixed clock speed of 120 MHz. The controller sub-LVDS interface supports a number of DMD display sizes, and as a function of resolution, not all output data lanes are needed as DMD display resolutions decrease in size. With internal software selection, the controller also supports a limited number of DMD interface swap configurations that can help board layout by remapping specific combinations of DMD interface lines to other DMD interface lines as needed. Table 7 shows the two options available for the DLP230NP (.23 1080p) DMD specifically.

| DLPC3436 ASIC 8 LAN           |                               |                |
|-------------------------------|-------------------------------|----------------|
| OPTION 1<br>Swap Control = x0 | OPTION 2<br>Swap Control = x2 | DMD PINS       |
| HS_WDATA_D_P                  | HS_WDATA_E_P                  | Input DATA_p_0 |
| HS_WDATA_D_N                  | HS_WDATA_E_N                  | Input DATA_n_0 |
| HS_WDATA_C_P                  | HS_WDATA_F_P                  | Input DATA_p_1 |
| HS_WDATA_C_N                  | HS_WDATA_F_N                  | Input DATA_n_1 |
| HS_WDATA_B_P                  | HS_WDATA_G_P                  | Input DATA_p_2 |
| HS_WDATA_B_N                  | HS_WDATA_G_N                  | Input DATA_n_2 |
| HS_WDATA_A_P                  | HS_WDATA_H_P                  | Input DATA_p_3 |
| HS_WDATA_A_N                  | HS_WDATA_H_N                  | Input DATA_n_3 |
| HS_WDATA_H_P                  | HS_WDATA_A_P                  | Input DATA_p_4 |
| HS_WDATA_H_N                  | HS_WDATA_A_N                  | Input DATA_n_4 |
| HS_WDATA_G_P                  | HS_WDATA_B_P                  | Input DATA_p_5 |
| HS_WDATA_G_N                  | HS_WDATA_B_N                  | Input DATA_n_5 |
| HS_WDATA_F_P                  | HS_WDATA_C_P                  | Input DATA_p_6 |
| HS_WDATA_F_N                  | HS_WDATA_C_N                  | Input DATA_n_6 |
| HS_WDATA_E_P                  | HS_WDATA_D_P                  | Input DATA_p_7 |
| HS_WDATA_E_N                  | HS_WDATA_D_N                  | Input DATA_n_7 |



### 8.3.11 Calibration and Debug Support

The DLPC3436 contains a test point output port, TSTPT\_(7:0), which provides selected system calibration support as well as ASIC debug support. These test points are inputs while reset is applied and switch to outputs when reset is released. The state of these signals is sampled upon the release of system reset and the captured value configures the test mode until the next time reset is applied. Each test point includes an internal pulldown resistor, thus external pullups must be used to modify the default test configuration. The default configuration (x000) corresponds to the TSTPT\_(7:0) outputs remaining tri-stated to reduce switching activity during normal operation. For maximum flexibility, an option to jumper to an external pullup is recommended for TSTPT\_(2:0). Pullups on TSTPT\_(6:3) are used to configure the ASIC for a specific mode or option. TI does not recommend adding pullups to TSTPT\_(7:3) because this has adverse affects for normal operation. This external pullup is only sampled upon a 0-to-1 transition on the RESETZ input, thus changing their configuration after reset is released does not have any effect until the next time reset is asserted and released. Table 8 defines the test mode selection for one programmable scenario defined by TSTPT(2:0).

|                          | NO SWITCHING ACTIVITY | CLOCK DEBUG OUTPUT |
|--------------------------|-----------------------|--------------------|
| TSTPT(2:0) CAPTURE VALUE | x000                  | x010               |
| TSTPT(0)                 | HI-Z                  | 60 MHz             |
| TSTPT(1)                 | HI-Z                  | 30 MHz             |
| TSTPT(2)                 | HI-Z                  | 0.7 to 22.5MHz     |
| TSTPT(3)                 | HI-Z                  | HIGH               |
| TSTPT(4)                 | HI-Z                  | LOW                |
| TSTPT(5)                 | HI-Z                  | HIGH               |
| TSTPT(6)                 | HI-Z                  | HIGH               |
| TSTPT(7)                 | HI-Z                  | 7.5 MHz            |

| Table 8. Test Mode Selection | Scenario Defined b | y TSTPT(2:0) <sup>(1)</sup> |
|------------------------------|--------------------|-----------------------------|
|------------------------------|--------------------|-----------------------------|

(1) These are only the default output selections. Software can reprogram the selection at any time.

#### 8.3.12 DMD Interface Considerations

The sub-LVDS HS interface waveform quality and timing on the DLPC3436 ASIC is dependent on the total length of the interconnect system, the spacing between traces, the characteristic impedance, etch losses, and how well matched the lengths are across the interface. Thus, ensuring positive timing margin requires attention to many factors.

As an example, DMD interface system timing margin can be calculated as follows:

Setup Margin = (DLPC3436 output setup) – (DMD input setup) – (PCB routing mismatch) – (PCB SI degradation) (1) Hold-time Margin = (DLPC3436 output hold) – (DMD input hold) – (PCB routing mismatch) – (PCB SI degradation)

where PCB SI degradation is signal integrity degradation due to PCB affects which includes such things as Simultaneously Switching Output (SSO) noise, cross-talk and Inter-symbol Interference (ISI) noise. (2)

DLPC3436 I/O timing parameters as well as DMD I/O timing parameters can be found in their corresponding data sheets. Similarly, PCB routing mismatch can be budgeted and met through controlled PCB routing. However, PCB SI degradation is a more complicated adjustment.

In an attempt to minimize the signal integrity analysis that would otherwise be required, the following PCB design guidelines are provided as a reference of an interconnect system that satisfies both waveform quality and timing requirements (accounting for both PCB routing mismatch and PCB SI degradation). Variation from these recommendations may also work, but should be confirmed with PCB signal integrity analysis or lab measurements.





**DMD\_HS** Differential Signals

DMD\_LS Signals

## Figure 17. DMD Interface Board Stack-Up Details

## 8.4 Device Functional Modes

The DLPC3436 has two functional modes (ON/OFF) controlled by a single pin PROJ\_ON:

- When pin PROJ\_ON is set high, the projector automatically powers up and an image is projected from the DMD.
- When pin PROJ\_ON is set low, the projector automatically powers down and only microwatts of power are consumed.



## 9 Application and Implementation

## NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The DLPC3436 controller requires to be coupled with DLP230NP (.23 1080p) DMD to provide a reliable display solution for many data and video display applications. The DMDs are spatial light modulators which reflect incoming light from an illumination source to one of two directions, with the primary direction being into a projection or collection optic. Each application is derived primarily from the optical architecture of the system and the format of the data coming into the controller. Applications of interest include DLP signage, Mobile Projectors, Mobile Smart TVs, Smart Speakers, VR and AR headsets & glasses.

## 9.2 Typical Application

A common application when using DLPC3436 controller with DLP230NP (.23 1080p) and DLPA3000 PMIC/LED driver is for creating a Pico projector embedded in a handheld product. For example, a Pico projector may be embedded in a smart phone, a tablet, a camera, or camcorder. The controller in the Pico projector embedded module typically receives images from a host processor within the product.



Figure 18. Typical Application Diagram



## **Typical Application (continued)**

### 9.2.1 Design Requirements

A Pico projector is created by using a DLP chipset comprised of DLP230NP (.23 1080p) DMD, DLPC3436 controller, a XC7Z020-1CLG484I4493 FPGA, and DLPAxxxx PMIC/LED driver. The controller does the digital image processing, the DLPAxxxx provides the needed analog functions for the projector, and DMD is the display device for producing the projected image.

In addition to the three DLP chips in the chipset, other chips may be needed. At a minimum a flash part is needed to store the software and firmware to control the controller . In addition, a flash part is needed to store the FPGA program.

The illumination light that is applied to the DMD is typically from red, green, and blue LEDs. These are often contained in three separate packages, but sometimes more than one color of LED die may be in the same package to reduce the overall size of the pico-projector.

The entire pico-projector can be turned on and off by using a single signal called PROJ\_ON. When PROJ\_ON is high, the projector turns on and begins displaying images. When PROJ\_ON is set low, the projector turns off and draws just microamps of current on SYSPWR. When PROJ\_ON is set low, the 1.8-V supply can continue to be left at 1.8 V and used by other non-projector sections of the product. If PROJ\_ON is low, the DLPAxxxx does not draw current on the 1.8-V supply.

### 9.2.2 Detailed Design Procedure

For connecting together the DLP230NP (.23 1080p) DMD, DLPC3436 controller, XC7Z020-1CLG484I4493 FPGA, and DLPAxxxx PMIC/LED Driver see the reference design schematic. When a circuit board layout is created from this schematic a very small circuit board is possible.

The optical engine that has the LED packages and the DMD mounted to it is typically supplied by an optical OEM who specializes in designing optics for DLP projectors.

#### 9.2.3 Application Curve

As the LED currents that are driven time-sequentially through the red, green, and blue LEDs are increased, the brightness of the projector increases. This increase is somewhat non-linear, and the curve for typical white screen lumens changes with LED currents is shown in Figure 19. For the LED currents shown, it is assumed that the same current amplitude is applied to the red, green, and blue LEDs.





## **10** Power Supply Recommendations

## 10.1 System Power-Up and Power-Down Sequence

Although the DLPC3436 requires an array of power supply voltages, (for example,  $V_{DD}$ ,  $V_{DDLP12}$ ,  $V_{DD_PLLM/D}$ ,  $V_{CC18}$ ,  $V_{CC_FLSH}$ ,  $V_{CC_INTF}$ ), because  $V_{DDLP12}$  is tied to the 1.1-V  $V_{DD}$  supply, then there are no restrictions regarding the relative order of power supply sequencing to avoid damaging the controller (This is true for both power-up and power-down scenarios). Similarly, there is no minimum time between powering-up or powering-down the different supplies if  $V_{DDLP12}$  is tied to the 1.1-V  $V_{DD}$  supply.

Although there is no risk of damaging the controller if the above power sequencing rules are followed, the following additional power sequencing recommendations must be considered to ensure proper system operation.

- To ensure that DLPC3436 output signal states behave as expected, all controller I/O supplies should remain applied while V<sub>DD</sub> core power is applied. If V<sub>DD</sub> core power is removed while the I/O supply (V<sub>CC\_INTF</sub>) is applied, then the output signal state associated with the inactive I/O supply goes to a high impedance state.
- Additional power sequencing rules may exist for devices that share the supplies with the controller , and thus these devices may force additional system power sequencing requirements.

Note that when V<sub>DD</sub> core power is applied, but I/O power is not applied, additional leakage current may be drawn. This added leakage does not affect normal controller operation or reliability.

Figure 20 and Figure 21 show the controller power-up and power-down sequence for both the normal PARK and fast PARK operations of the controller ASIC.

TEXAS INSTRUMENTS

www.ti.com.cn

## System Power-Up and Power-Down Sequence (continued)



(1) Actual time from RESETZ high to HOST\_IRQ low can vary based upon the software configuration.

(2) PLL\_REFCLK can go active anytime before power is applied to the DLP Controller, but must be active and stable before RESETZ goes high.

(3) HOST\_IRQ goes high to indicate that the Controller is ready for initialization (triggered by RESETZ going high) to start

(4) Any time dimensions that are not explicitly definedare considered to be negligible

Figure 20. DLPC3436 Power-Up Timing



### **DLPC3436**

ZHCSJN9A – JANUARY 2019 – REVISED APRIL 2019











## 10.2 DLPC3436 Power-Up Initialization Sequence

It is assumed that an external power monitor hold the DLPC3436 in system reset during power-up. It must do this by driving RESETZ to a logic low state. It should continue to assert system reset until all ASIC voltages have reached minimum specified voltage levels, PARKZ is asserted high, and input clocks are stable. During this time, the controller drives most ASIC outputs to an inactive state. The controller configures all bidirectional signals as inputs to avoid contention. The controller tri-states ASIC outputs that are not driven to an inactive state. These outputs include LED\_SEL\_0, LED\_SEL\_1, SPICLK, SPIDOUT, and SPICSZ0 (see RESETZ pin description for full signal descriptions in . After power is stable and the PLL\_REFCLK\_I clock input to the controller is stable, then RESETZ should be deactivated (set to a logic high). The controller then performs a power-up initialization routine that first locks its PLL followed by loading self configuration data from the external flash. Upon release of RESETZ all controller I/Os become active. Immediately following the release of RESETZ, the controller drives the HOST\_IRQ signal high to indicate the progress of the auto initialization routine. However, because a pullup resistor is connected to signal HOST\_IRQ, this signal has already gone high before the controller actively drives it high. Upon completion of the chipset auto-initialization routine, the master controller drives HOST\_IRQ low to indicate the initialization done state of the controller has been reached.

Note that the host processor must wait for HOST\_IRQ to go low before initiating I<sup>2</sup>C commands.

## 10.3 DMD Fast PARK Control (PARKZ)

The PARKZ signal is defined to be an early warning signal that should alert the ASIC 40 µs before DC supply voltages have dropped below specifications in fast PARK operation. This allows the ASIC time to park the DMD, ensuring the integrity of future operation. Note that the reference clock should continue to run and RESETZ should remain deactivated for at least 40 µs after PARKZ has been deactivated (set to a logic low) to allow the park operation to complete.

## 10.4 Hot Plug Usage

The DLPC3436 provides fail-safe I/O on all host interface signals (signals powered by  $V_{CC\_INTF}$ ). This allows these inputs to be driven high even when no I/O power is applied. Under this condition, the controller does not load the input signal nor draw excessive current that could degrade ASIC reliability. For example, the I<sup>2</sup>C bus from the host to other components would not be affected by powering off  $V_{CC\_INTF}$  to the controller . TI recommends weak pullups or pulldowns on signals feeding back to the host to avoid floating inputs.

If the I/O supply ( $V_{CC\_INTF}$ ) is powered off, but the core supply ( $V_{DD}$ ) is powered on, then the corresponding input buffer may experience added leakage current, but this does not damage the controller .

## **10.5 Maximum Signal Transition Time**

Unless otherwise noted, 10 ns is the maximum recommended 20% to 80% rise or fall time to avoid input buffer oscillation. This applies to all DLPC3436 input signals. However, the PARKZ input signal includes an additional small digital filter that ignores any input buffer transitions caused by a slower rise or fall time for up to 150 ns.



## 11 Layout

## 11.1 Layout Guidelines

### 11.1.1 PCB Layout Guidelines for Internal ASIC PLL Power

The following guidelines are recommended to achieve desired ASIC performance relative to the internal PLL. The DLPC3436 contains 2 internal PLLs which have dedicated analog supplies (VDD\_PLLM, VSS\_PLLM, VDD\_PLLD, VSS\_PLLD). As a minimum, VDD\_PLLx power and VSS\_PLLx ground pins should be isolated using a simple passive filter consisting of two series Ferrites and two shunt capacitors (to widen the spectrum of noise absorption). It's recommended that one capacitor be a 0.1- $\mu$ F capacitor and the other be a 0.01- $\mu$ F capacitor. All four components should be placed as close to the ASIC as possible but it's especially important to keep the leads of the high frequency capacitors as short as possible. Note that both capacitors should be connected across VDD\_PLLM and VSS\_PLLM / VDD\_PLLD and VSS\_PLLD respectfully on the ASIC side of the Ferrites.

For the ferrite beads used, their respective characteristics should be as follows:

- DC resistance less than 0.40 Ω
- Impedance at 10 MHz equal to or greater than 180 Ω
- Impedance at 100 MHz equal to or greater than 600  $\Omega$

The PCB layout is critical to PLL performance. It is vital that the quiet ground and power are treated like analog signals. Therefore, VDD\_PLLM and VDD\_PLLD must be a single trace from the controller to both capacitors and then through the series ferrites to the power source. The power and ground traces should be as short as possible, parallel to each other, and as close as possible to each other.



Figure 23. PLL Filter Layout

### Layout Guidelines (continued)

## 11.1.2 DLPC3436 Reference Clock

The DLPC3436 requires an external reference clock to feed its internal PLL. A crystal or oscillator can supply this reference. See Table 10 for the necessary crystal (or oscillator) specifications. When a crystal is used, several discrete components are also required as shown in Figure 24.



- B.  $C_{L1} = 2 \times (CL Cstray_pll_refclk_i)$
- C.  $C_{L2} = 2 \times (CL Cstray_pll_refclk_o)$
- D. Where:
  - Cstray\_pll\_refclk\_i = Sum of package and PCB stray capacitance at the crystal pin associated with the ASIC pin pll\_refclk\_i.
    - Cstray\_pll\_refclk\_o = Sum of package and PCB stray capacitance at the crystal pin associated with the ASIC pin pll\_refclk\_o.

### Figure 24. Required Discrete Components

### 11.1.2.1 Recommended Crystal Oscillator Configuration

#### **Table 9. Crystal Port Characteristics**

| PARAMETER                       | NOM | UNIT |
|---------------------------------|-----|------|
| PLL_REFCLK_I TO GND capacitance | 1.5 | pF   |
| PLL_REFCLK_O TO GND capacitance | 1.5 | pF   |

## Table 10. Recommended Crystal Configuration<sup>(1)(2)</sup>

| PARAMETER                                                                                 | RECOMMENDED                                               | UNIT |
|-------------------------------------------------------------------------------------------|-----------------------------------------------------------|------|
| Crystal circuit configuration                                                             | Parallel resonant                                         |      |
| Crystal type                                                                              | Fundamental (first harmonic)                              |      |
| Crystal nominal frequency                                                                 | 24                                                        | MHz  |
| Crystal frequency tolerance (including accuracy, temperature, aging and trim sensitivity) | ±200                                                      | PPM  |
| Maximum startup time                                                                      | 1.0                                                       | ms   |
| Crystal equivalent series resistance (ESR)                                                | 120 max                                                   | Ω    |
| Crystal load                                                                              | 6                                                         | pF   |
| RS drive resistor (nominal)                                                               | 100                                                       | Ω    |
| RFB feedback resistor (nominal)                                                           | 1                                                         | MΩ   |
| CL1 external crystal load capacitor                                                       | See equation in Figure 24 notes                           | pF   |
| CL2 external crystal load capacitor                                                       | See equation in Figure 24 notes                           | pF   |
| PCB layout                                                                                | A ground isolation ring around the crystal is recommended |      |

(1) Temperature range of -30°C to +85°C

(2) The crystal bias is determined by the ASIC's VCC\_INTF voltage rail, which is variable (not the VCC18 rail).





If an external oscillator is used, then the oscillator output must drive the PLL\_REFCLK\_I pin on the controller ASIC and the PLL\_REFCLK\_O pins should be left unconnected.

| PASSED<br>DVT | MANUFACTURER | PART NUMBER                    | SPEED  | TEMPERATURE<br>AND AGING | ESR       | LOAD<br>CAPACITANCE |
|---------------|--------------|--------------------------------|--------|--------------------------|-----------|---------------------|
| Yes           | KDS          | DSX211G-24.000M-8pF-50-50      | 24 MHz | ±50 ppm                  | 120-Ω max | 8 pF                |
| Yes           | Murata       | XRCGB24M000F0L11R0             | 24 MHz | ±100 ppm                 | 120-Ω max | 6 pF                |
| Yes           | NDK          | NX2016SA 24M<br>EXS00A-CS05733 | 24 MHz | ±145 ppm                 | 120-Ω max | 6 pF                |

## Table 11. DLPC3436 Recommended Crystal Parts<sup>(1)(2)(3)</sup>

These crystal devices appear compatible with the DLPC3436, but only those marked with yes in the DVT column have been validated.
 Crystal package sizes: 2.0 x 1.6 mm for all crystals

(3) Operating temperature range: -30°C to +85°C for all crystals

#### 11.1.3 General PCB Recommendations

TI recommends 1-oz. copper planes in the PCB design to achieve needed thermal connectivity.

### 11.1.4 General Handling Guidelines for Unused CMOS-Type Pins

To avoid potentially damaging current caused by floating CMOS input-only pins, TI recommends that unused ASIC input pins be tied through a pullup resistor to its associated power supply or a pulldown to ground. For ASIC inputs with internal pullup or pulldown resistors, it is unnecessary to add an external pullup or pulldown unless specifically recommended. Note that internal pullup and pulldown resistors are weak and should not be expected to drive the external line. The DLPC3436 implements very few internal resistors and these are noted in the pin list. When external pullup or pulldown resistors are needed for pins that have built-in weak pullups or pulldowns, use the value 8 k $\Omega$  (max).

Unused output-only pins should never be tied directly to power or ground, but can be left open.

When possible, TI recommends that unused bidirectional I/O pins be configured to their output state such that the pin can be left open. If this control is not available and the pins may become an input, then they should be pulled-up (or pulled-down) using an appropriate, dedicated resistor.

## 11.1.5 Maximum Pin-to-Pin, PCB Interconnects Etch Lengths

| Table 12. Maximum Pin-to-Pin PCB Interconnect Recomm | mendations <sup>(1)(2)</sup> |
|------------------------------------------------------|------------------------------|
|------------------------------------------------------|------------------------------|

|                                      | SIGNAL INTERCO                        | NNECT TOPOLOGY                       |              |
|--------------------------------------|---------------------------------------|--------------------------------------|--------------|
| DMD BUS SIGNAL                       | SINGLE BOARD SIGNAL ROUTING<br>LENGTH | MULTI-BOARD SIGNAL ROUTING<br>LENGTH | UNIT         |
| DMD_HS_CLK_P<br>DMD_HS_CLK_N         | 6.0<br>152.4                          | See <sup>(3)</sup>                   | inch<br>(mm) |
| DMD_HS_WDATA_A_P<br>DMD_HS_WDATA_A_N |                                       |                                      |              |
| DMD_HS_WDATA_B_P<br>DMD_HS_WDATA_B_N |                                       |                                      |              |
| DMD_HS_WDATA_C_P<br>DMD_HS_WDATA_C_N |                                       |                                      |              |
| DMD_HS_WDATA_D_P<br>DMD_HS_WDATA_D_N | 6.0                                   | See <sup>(3)</sup>                   | inch         |
| DMD_HS_WDATA_E_P<br>DMD_HS_WDATA_E_N | 152.4                                 | See (*/                              | (mm)         |
| DMD_HS_WDATA_F_P<br>DMD_HS_WDATA_F_N |                                       |                                      |              |
| DMD_HS_WDATA_G_P<br>DMD_HS_WDATA_G_N |                                       |                                      |              |
| DMD_HS_WDATA_H_P<br>DMD_HS_WDATA_H_N |                                       |                                      |              |
| DMD_LS_CLK                           | 6.5<br>165.1                          | See <sup>(3)</sup>                   | inch<br>(mm) |
| DMD_LS_WDATA                         | 6.5<br>165.1                          | See <sup>(3)</sup>                   | inch<br>(mm) |
| DMD_LS_RDATA                         | 6.5<br>165.1                          | See <sup>(3)</sup>                   | inch<br>(mm) |
| DMD_DEN_ARSTZ                        | 7.0<br>177.8                          | See <sup>(3)</sup>                   | inch<br>(mm) |

(1)

Maximum signal routing length includes escape routing. Multi-board DMD routing length is more restricted due to the impact of the connector.

(2) (3) Due to board variations, these are impossible to define. Any board designs should SPICE simulate with the ASIC IBIS models to ensure single routing lengths do not exceed requirements.

## Table 13. High Speed PCB Signal Routing Matching Requirements

| SIGNAL GROUP LENGTH MATCHING |                                      |                  |                 |              |  |  |  |
|------------------------------|--------------------------------------|------------------|-----------------|--------------|--|--|--|
| INTERFACE                    | SIGNAL GROUP                         | REFERENCE SIGNAL | MAX MISMATCH    | UNIT         |  |  |  |
|                              | DMD_HS_WDATA_A_P<br>DMD_HS_WDATA_A_N |                  |                 |              |  |  |  |
|                              | DMD_HS_WDATA_B_P<br>DMD_HS_WDATA_B_N |                  |                 |              |  |  |  |
|                              | DMD_HS_WDATA_C_P<br>DMD_HS_WDATA_C_N |                  | ±1.0<br>(±25.4) |              |  |  |  |
| DMD                          | DMD_HS_WDATA_D_P<br>DMD_HS_WDATA_D_N | DMD_HS_CLK_P     |                 | inch<br>(mm) |  |  |  |
|                              | DMD_HS_WDATA_E_P<br>DMD_HS_WDATA_E_N | DMD_HS_CLK_N     |                 |              |  |  |  |
|                              | DMD_HS_WDATA_F_P<br>DMD_HS_WDATA_F_N |                  |                 |              |  |  |  |
|                              | DMD_HS_WDATA_G_P<br>DMD_HS_WDATA_G_N |                  |                 |              |  |  |  |
|                              | DMD_HS_WDATA_H_P<br>DMD_HS_WDATA_H_N |                  |                 |              |  |  |  |
| DMD                          | DMD_LS_WDATA<br>DMD_LS_RDATA         | DMD_LS_CLK       | ±0.2<br>(±5.08) | inch<br>(mm) |  |  |  |



 Table 13. High Speed PCB Signal Routing Matching Requirements (continued)

| SIGNAL GROUP LENGTH MATCHING                              |               |     |     |              |  |  |  |  |
|-----------------------------------------------------------|---------------|-----|-----|--------------|--|--|--|--|
| INTERFACE SIGNAL GROUP REFERENCE SIGNAL MAX MISMATCH UNIT |               |     |     |              |  |  |  |  |
| DMD                                                       | DMD_DEN_ARSTZ | N/A | N/A | inch<br>(mm) |  |  |  |  |

## 11.1.6 Number of Layer Changes

- Single-ended signals: Minimize the number of layer changes
- Differential signals: Individual differential pairs can be routed on different layers, but the signals of a given pair should not change layers.

## 11.1.7 Stubs

• Stubs should be avoided

## 11.1.8 Terminations

- No external termination resistors are required on DMD\_HS differential signals.
- The DMD\_LS\_CLK and DMD\_LS\_WDATA signal paths should include a 43-Ω series termination resistor located as close as possible to the corresponding ASIC pins.
- The DMD\_LS\_RDATA signal path should include a 43-Ω series termination resistor located as close as possible to the corresponding DMD pin.
- DMD\_DEN\_ARSTZ does not require a series resistor.

## 11.1.9 Routing Vias

- The number of vias on DMD\_HS signals should be minimized and should not exceed two.
- Any and all vias on DMD\_HS signals should be located as close to the ASIC as possible.
- The number of vias on the DMD\_LS\_CLK and DMD\_LS\_WDATA signals should be minimized and not exceed two.
- Any and all vias on the DMD\_LS\_CLK and DMD\_LS\_WDATA signals should be located as close to the ASIC as possible.

### 11.1.10 Thermal Considerations

The underlying thermal limitation for the DLPC3436 is that the maximum operating junction temperature  $(T_J)$  not be exceeded (this is defined in the ). This temperature is dependent on operating ambient temperature, airflow, PCB design (including the component layout density and the amount of copper used), power dissipation of the controller , and power dissipation of surrounding components. The controller 's package is designed primarily to extract heat through the power and ground planes of the PCB. Thus, copper content and airflow over the PCB are important factors.

The recommended maximum operating ambient temperature  $(T_A)$  is provided primarily as a design target and is based on maximum controller power dissipation and  $R_{\theta JA}$  at 0 m/s of forced airflow, where  $R_{\theta JA}$  is the thermal resistance of the package as measured using a glater test PCB with two, 1-oz power planes. This JEDEC test PCB is not necessarily representative of the controller PCB; the reported thermal resistance may not be accurate in the actual product application. Although the actual thermal resistance may be different, it is the best information available during the design phase to estimate thermal performance. However, after the PCB is designed and the product is built, TI highly recommended that thermal performance be measured and validated.

To do this, measure the top center case temperature under the worse case product scenario (maximum power dissipation, maximum voltage, maximum ambient temperature) and validated not to exceed the maximum recommended case temperature (T<sub>C</sub>). This specification is based on the measured  $\varphi_{JT}$  for the controller package and provides a relatively accurate correlation to junction temperature. Take care when measuring this case temperature to prevent accidental cooling of the package surface. TI recommends a small (approximately 40 gauge) thermocouple. The bead and thermocouple wire should contact the top of the package and be covered with a minimal amount of thermally conductive epoxy. The wires should be routed closely along the package and the board surface to avoid cooling the bead through the wires.

Copyright © 2019, Texas Instruments Incorporated



## 11.2 Layout Example



Figure 25. Layout Recommendation



## 12 器件和文档支持

- 12.1 器件支持
- 12.1.1 第三方产品免责声明

TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。

### 12.1.2 器件命名规则

## 12.1.2.1 器件标记



### 标记定义:

- 第1行: DLP® 器件名称: DLPC343x,其中 x 在本器件中为"6"。
  SC: 焊锡球成分

  e1:表示含 SnAgCu 的无铅焊锡球
  G8:表示含 SnAgCu 的无铅焊锡球,其中银含量
  小于等于 1.5%,模压混合物满足德州仪器 (TI) 的绿色定义。

  第2行: TI 器件编号

  DLP® 器件名称: DLPC343x,其中 x 在本器件中为"6"。
  R 对应于 TI 器件版本字母,例如 A、B 或 C
  XXX 对应于器件封装标识符。

  第3行: XXXXXXXXX-TT 制造商部件号
  第4行: LLLLLL.ZZZ 半导体晶圆的铸造批次代码
  - LLLLLL: 生产批次代码 ZZZ: 分批编号
- 第5行: PH YYWW ES: 封装组件信息
   PH: 制造工厂
   YYWW: 日期代码(YY = 年 :: WW = 周)

#### **DLPC3436**

ZHCSJN9A-JANUARY 2019-REVISED APRIL 2019

www.ti.com.cn

INSTRUMENTS

Texas

器件支持 (接下页)

注

1. 工程原型样品则在 TI 部件号之后加 X 后缀表示。例如: 2512737-0001X。

12.1.3 视频时序参数定义

每帧有效扫描行数 (ALPF) 定义一帧中包含可显示数据的行数: ALPF 是每帧总行数 (TLPF) 的子集。

- 每行有效像素 (APPL) 定义包含可显示数据的一行中的像素时钟数: APPL 是每行总像素 (TPPL) 的子集。
- 水平后沿 (HBP) 消隐 水平同步之后,第一个有效像素之前的消隐像素时钟数量。注意: HBP 时间参考各自同步 信号的前缘(有效)边沿。
- 水平前沿 (HFP) 消隐 最后一个有效时钟之后,水平同步之前的消隐像素时钟的数量。
- 水平同步 (HS) 定义水平间隔(行)开始的时序基准点。绝对基准点由 HS 信号的有效边沿定义。有效边沿(源定义的上升沿或下降沿)是测量所有水平消隐参数的基准。

每帧总行数 (TLPF) 以行数定义垂直扫描时间(帧时间): TLPF = 每帧总行数(有效和无效行)。

每行总像素 (TPPL) 以像素时钟数定义水平行扫描时间: TPPL = 每行总像素时钟数(有效和无效像素时钟)。

垂直同步 (VS) 定义垂直间隔(帧)开始的时序基准点。这个绝对基准点由 VS 信号的有效边沿定义。有效边沿 (源定义的上升沿或下降沿)是测量所有垂直消隐参数的基准。

垂直后沿 (VBP) 消隐 垂直同步的前沿之后,第一个有效行之前的消隐行的数量。

垂直前沿 (VFP) 消隐 最后一个有效行之后,垂直同步的前沿之前的消隐行的数量。





## 12.2 文档支持

## 12.2.1 相关文档

下表列出了 DLP 芯片组相关器件的快速访问链接:

| 器件       | 产品文件夹 | 样片与购买 | 技术文档 | 工具与软件 |
|----------|-------|-------|------|-------|
| DLPA2000 | 单击此处  | 单击此处  | 单击此处 | 单击此处  |
| DLPA2005 | 单击此处  | 单击此处  | 单击此处 | 单击此处  |
| DLPA3000 | 单击此处  | 单击此处  | 单击此处 | 单击此处  |
| DLP230NP | 单击此处  | 单击此处  | 单击此处 | 单击此处  |

### 表 14. 芯片组文档

### 12.3 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 12.4 商标

IntelliBright, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

## 12.5 静电放电警告



这些装置包含有限的内置 ESD 保护。存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更, 恕不另行通知, 且 不会对此文档进行修订。如需获取此数据表的浏览器版本, 请查阅左侧的导航栏。



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5)                                       | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|---------------------------------------------------------------|---------|
| DLPC3436CZVB     | ACTIVE        | NFBGA        | ZVB                | 176  | 260            | RoHS & Green    | SNAGCU                               | Level-3-260C-168 HR  |              | (DLPC3436 G8, DLP<br>C3436 G8)<br>DLPC3436CZVB<br>P292547C-8G | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# PACKAGE OPTION ADDENDUM

26-May-2021

ZVB (S-PBGA-N176)

PLASTIC BALL GRID ARRAY



Α. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

Β. This drawing is subject to change without notice.

This package is Pb-free. C.



### 重要声明和免责声明

TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没 有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可 将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知 识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款 (https:www.ti.com.cn/zh-cn/legal/termsofsale.html) 或 ti.com.cn 上其他适用条款/TI 产品随附的其他适用条款 的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

> 邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码:200122 Copyright © 2021 德州仪器半导体技术(上海)有限公司