- Designed for TIA/EIA-485, TIA/EIA-422, and ISO 8482 Applications
- Signaling Rate<sup>†</sup> Exceeding 50 Mbps
- Fail-Safe in Bus Short-Circuit, Open-Circuit, and Idle-Bus Conditions
- ESD Protection on Bus Inputs Exceeds 6 kV
- Common-Mode Bus Input Range -7 V to 12 V
- Propagation Delay Times <16 ns
- Low Standby Power Consumption <20 μA
- Pin-Compatible Upgrade for AM26LS32, DS96F173, LTC488, and SN75173

#### description

The SN65LBC173A and SN75LBC173A are quadruple differential line receivers with 3-state outputs, designed for TIA/EIA-485 (RS-485), TIA/EIA-422 (RS-422), and ISO 8482 (Euro RS-485) applications.

These devices are optimized for balanced multipoint bus communication at data rates up to and exceeding 50 million bits per second. The transmission media may be twisted-pair cables, printed-circuit board traces, or backplanes. The ultimate rate and distance of data transfer is dependent upon the attenuation characteristics of the media and the noise coupling to the environment.



SLLS456B - NOVEMBER 2000 - REVISED APRIL 2005

logic diagram



Each receiver operates over a wide range of positive and negative common-mode input voltages, and features ESD protection to 6 kV, making it suitable for high-speed multipoint data transmission applications in harsh environments. These devices are designed using LinBiCMOS<sup>™</sup>, facilitating low power consumption and robustness.

The G and  $\overline{G}$  inputs provide enable control logic for either positive- or negative-logic enabling all four drivers. When disabled or powered off, the receiver inputs present a high-impedance to the bus for reduced system loading.

The SN75LBC173A is characterized for operation over the temperature range of  $0^{\circ}$ C to  $70^{\circ}$ C. The SN65LBC173A is characterized over the temperature range from  $-40^{\circ}$ C to  $85^{\circ}$ C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

LinBiCMOS is a trademark of Texas Instruments.

<sup>†</sup>The signaling rate of a line is the number of voltage transitions that are made per second expressed in the units bps (bits per second).

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2001, Texas Instruments Incorporated

1

SLLS456B - NOVEMBER 2000 - REVISED APRIL 2005

| FUNCTION TABLE<br>(each receiver)  |      |      |        |  |  |  |  |  |  |  |
|------------------------------------|------|------|--------|--|--|--|--|--|--|--|
| DIFFERENTIAL INPUTS                | ENA  | BLES | OUTPUT |  |  |  |  |  |  |  |
| А – В (V <sub>ID</sub> )           | G    | G    | Y      |  |  |  |  |  |  |  |
| N < 0.0 M                          | Н    | Х    |        |  |  |  |  |  |  |  |
| $V_{ID} \le -0.2 V$                | Х    | L    | L      |  |  |  |  |  |  |  |
|                                    | Н    | Х    | 2      |  |  |  |  |  |  |  |
| –0.2 V < V <sub>ID</sub> < –0.01 V | Х    | L    | ?      |  |  |  |  |  |  |  |
|                                    | Н    | Х    |        |  |  |  |  |  |  |  |
| –0.01 V ≤ V <sub>ID</sub>          | Х    | L    | Н      |  |  |  |  |  |  |  |
| N N                                | L    | Н    | 7      |  |  |  |  |  |  |  |
| Х                                  | OPEN | OPEN | Z      |  |  |  |  |  |  |  |
| Chart circuit                      | Н    | Х    |        |  |  |  |  |  |  |  |
| Short circuit                      | Х    | L    | Н      |  |  |  |  |  |  |  |
| Open circuit                       | Н    | Х    | Н      |  |  |  |  |  |  |  |

H = high level, L = low level, X = irrelevant, Z = high impedance (off), ? = indeterminate

| AVAILABLE OPTIONS |                                                         |                                           |  |  |  |  |  |  |  |
|-------------------|---------------------------------------------------------|-------------------------------------------|--|--|--|--|--|--|--|
|                   | PACKAGE                                                 |                                           |  |  |  |  |  |  |  |
| TA                | PLASTIC<br>SMALL OUTLINE <sup>†</sup><br>(JEDEC MS-012) | PLASTIC<br>DUAL-IN-LINE<br>(JEDEC MS-001) |  |  |  |  |  |  |  |
| 0°C to 70°C       | SN75LBC173AD                                            | SN75LBC173AN                              |  |  |  |  |  |  |  |
| −40°C to 85°C     | SN65LBC173AD                                            | SN65LBC173AN                              |  |  |  |  |  |  |  |
| ±                 |                                                         |                                           |  |  |  |  |  |  |  |

#### AVAILABLE OPTIONS

<sup>†</sup>Add an R suffix for taped and reeled

### equivalent input and output schematic diagrams





SLLS456B - NOVEMBER 2000 - REVISED APRIL 2005

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, $V_{CC}$ (see Note 1)<br>Voltage range at any bus input (DC)<br>Voltage range at any bus input (transient p<br>Voltage input range at G and $\overline{G}$ , $V_1$<br>Receiver output current, $I_O$<br>Electrostatic discharge: | pulse through 100 Ω, see Figure | re 5) |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-------|
| Human body model (see Note 2):                                                                                                                                                                                                                         |                                 |       |
| Charged-device model (see Note 3):<br>Continuous power dissipation                                                                                                                                                                                     | All pins                        |       |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values, except differential I/O bus voltages, are with respect to GND, and are steady-state (unless otherwise specified).

2. Tested in accordance with JEDEC Standard 22, Test Method A114-A.

3. Tested in accordance with JEDEC Standard 22, Test Method C101.

#### DISSIPATION RATING TABLE

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | 8         |        | T <sub>A</sub> = 85°C<br>POWER RATING |  |
|---------|---------------------------------------|-----------|--------|---------------------------------------|--|
| D       | 1080 mW                               | 8.7 mW/°C | 690 mW | 560 mW                                |  |
| Ν       | 1150 mW                               | 9.2 mW/°C | 736 mW | 598 mW                                |  |
| L       |                                       |           |        |                                       |  |

<sup>‡</sup> This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow.

#### recommended operating conditions

|                                       |             | MIN  | NOM | MAX  | UNIT |
|---------------------------------------|-------------|------|-----|------|------|
| Supply voltage, V <sub>CC</sub>       |             | 4.75 | 5   | 5.25 | V    |
| Voltage at any bus terminal           | А, В        | -7   |     | 12   | V    |
| High-level input voltage, VIH         |             | 2    |     | VCC  |      |
| Low-level input voltage, VIL          | G, G        | 0    |     | 0.8  | V    |
| Output current                        | Υ           | -8   |     | 8    | mA   |
|                                       | SN75LBC173A | 0    |     | 70   |      |
| Operating free-air temperature, $T_A$ | SN65LBC173A |      |     | 85   | °C   |



SLLS456B - NOVEMBER 2000 - REVISED APRIL 2005

#### electrical characteristics over recommended operating conditions

|                 | PARAMETE                               | R                       | TEST CO                                                  | ONDITIONS                                  | MIN  | TYP† | MAX | UNIT |
|-----------------|----------------------------------------|-------------------------|----------------------------------------------------------|--------------------------------------------|------|------|-----|------|
| $V_{IT+}$       | Positive-going differential in         | nput voltage threshold  |                                                          |                                            |      |      | -10 | .,   |
| VIT-            | Negative-going differential            | input voltage threshold | $-7 \text{ V} \le \text{V}_{\text{CM}} \le 12 \text{ V}$ | $(V_{CM} = (V_A + V_B)/2)$                 | -200 | -120 |     | mV   |
| VHYS            | Hysteresis voltage (V <sub>IT+</sub> - | · V <sub>IT</sub> _)    |                                                          |                                            |      | 40   |     | mV   |
| VIK             | Input clamp voltage                    |                         | I <sub>I</sub> = –18 mA                                  |                                            | -1.5 | -0.8 |     | V    |
| VOH             | High-level output voltage              | OH = -0 IIIA            |                                                          | 2.7                                        | 4.8  |      | .,  |      |
| V <sub>OL</sub> | Low-level output voltage               |                         | $V_{ID} = -200 \text{ mV},$<br>$I_{OL} = 8 \text{ mA}$   | See Figure 1                               |      | 0.2  | 0.4 | V    |
| IOZ             | High-impedance-state outp              | out current             | $V_{O} = 0 V$ to $V_{CC}$                                | -1                                         |      | 1    | μΑ  |      |
|                 |                                        |                         | Other input at 0 V,                                      | V <sub>I</sub> = 12 V                      |      |      | 0.9 |      |
| 1               | Line input current                     |                         | $V_{CC} = 0 V \text{ or } 5 V$                           | V <sub>I</sub> = -7 V                      | -0.7 |      |     | mA   |
| IIН             | High-level input current               |                         |                                                          | -                                          |      |      | 100 | μΑ   |
| ١ <sub>IL</sub> | Low-level input current                | Enable inputs G, G      |                                                          |                                            | -100 |      |     | μΑ   |
| RI              | Input resistance                       | A, B inputs             |                                                          |                                            | 12   |      |     | kΩ   |
|                 |                                        | -                       | V <sub>ID</sub> = 5 V                                    | G at 0 V, G at V <sub>CC</sub>             |      |      | 20  | μΑ   |
| ICC             | Supply current                         |                         | No load                                                  | G at V <sub>CC</sub> , <del>G</del> at 0 V |      | 11   | 16  | mA   |

<sup>†</sup> All typical values are at  $V_{CC}$  = 5 V and 25°C.

### switching characteristics over recommended operating conditions

|                     | PARAMETER                                                   | TEST CONDITIONS                                                       | MIN | TYP† | MAX | UNIT |  |
|---------------------|-------------------------------------------------------------|-----------------------------------------------------------------------|-----|------|-----|------|--|
| t <sub>r</sub>      | Output rise time                                            |                                                                       |     | 2    | 4   | ns   |  |
| t <sub>f</sub>      | Output fall time                                            |                                                                       |     |      |     |      |  |
| <sup>t</sup> PLH    | Propagation delay time, low-to-high level output            | $V_{\text{ID}} = -3 \text{ V to } 3 \text{ V}, \text{ See Figure } 2$ | 9   | 12   | 16  | ns   |  |
| <sup>t</sup> PHL    | Propagation delay time, high-to-low level output            |                                                                       | 9   | 12   | 16  | ns   |  |
| <sup>t</sup> PZH    | Propagation delay time, high-impedance to high-level output |                                                                       |     | 27   | 38  | ns   |  |
| <sup>t</sup> PHZ    | Propagation delay time, high-level to high-impedance output | See Figure 3                                                          |     | 7    | 16  | ns   |  |
| t <sub>PZL</sub>    | Propagation delay time, high-impedance to low level output  |                                                                       |     | 29   | 38  | ns   |  |
| t <sub>PLZ</sub>    | Propagation delay time, low-level to high-impedance output  | See Figure 4                                                          |     | 12   | 16  | ns   |  |
| <sup>t</sup> sk(p)  | Pulse skew (  (t <sub>PLH</sub> – t <sub>PHL)</sub>  )      |                                                                       |     | 0.2  | 1   | ns   |  |
| <sup>t</sup> sk(o)  | Output skew (see Note 4)                                    |                                                                       |     |      | 2   | ns   |  |
| <sup>t</sup> sk(pp) | Part-to-part skew (see Note 5)                              |                                                                       |     |      | 2   | ns   |  |

<sup>†</sup> All typical values are at  $V_{CC} = 5 V$  and  $25^{\circ}C$ .

NOTES: 4. Outputs skew (t<sub>Sk(O)</sub>) is the magnitude of the time delay difference between the outputs of a single device with all of the inputs connected together.

 Part-to-part skew (t<sub>sk(pp)</sub>) is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same input signals, the same supply voltages, at the same temperature, and have identical packages and test circuits.



SLLS456B - NOVEMBER 2000 - REVISED APRIL 2005

### PARAMETER MEASUREMENT INFORMATION



Figure 1. Voltage and Current Definitions



Generators: PRR = 1 MHz, 50% Duty Cycle, tr <6 ns, Z\_0 = 50  $\Omega$ 

#### Figure 2. Switching Test Circuit and Waveforms



Generators: PRR = 1 MHz, 50% Duty Cycle, tr <6 ns, Z\_0 = 50  $\Omega$ 





SLLS456B - NOVEMBER 2000 - REVISED APRIL 2005



### PARAMETER MEASUREMENT INFORMATION

Generators: PRR = 1 MHz, 50% Duty Cycle, tr <6 ns, Zo = 50  $\Omega$ 





Figure 5. Test Circuit and Waveform, Transient Over-Voltage Test



SLLS456B - NOVEMBER 2000 - REVISED APRIL 2005







SLLS456B - NOVEMBER 2000 - REVISED APRIL 2005



**TYPICAL CHARACTERISTICS** 

Figure 10. Receiver Inputs and Outputs, 50 Mbps Signaling Rate



SLLS456B - NOVEMBER 2000 - REVISED APRIL 2005



### **APPLICATION INFORMATION**

Figure 11. Typical Application Circuit, DSP-to-DSP Link via Serial Peripheral Interface



Figure 12. Typical Application Circuit, High-Speed Servomotor Encoder Interface





### PACKAGING INFORMATION

| Orderable Device | Status | Package Type |         | Pins | -    | Eco Plan     | Lead finish/  | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|--------------|---------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)          | Ball material | (3)                |              | (4/5)          |         |
| SN65LBC173AD     | ACTIVE | SOIC         | D       | 16   | 40   | RoHS & Green | (6)<br>NIPDAU | Level-1-260C-UNLIM | -40 to 85    | 65LBC173A      | Samples |
| SN65LBC173ADG4   | ACTIVE | SOIC         | D       | 16   | 40   | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 65LBC173A      | Samples |
| SN65LBC173ADR    | ACTIVE | SOIC         | D       | 16   | 2500 | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 65LBC173A      | Samples |
| SN65LBC173AN     | ACTIVE | PDIP         | N       | 16   | 25   | RoHS & Green | NIPDAU        | N / A for Pkg Type | -40 to 85    | 65LBC173A      | Samples |
| SN75LBC173AD     | ACTIVE | SOIC         | D       | 16   | 40   | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | 75LBC173A      | Samples |
| SN75LBC173ADR    | ACTIVE | SOIC         | D       | 16   | 2500 | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | 75LBC173A      | Samples |
| SN75LBC173AN     | ACTIVE | PDIP         | N       | 16   | 25   | RoHS & Green | NIPDAU        | N / A for Pkg Type | 0 to 70      | 75LBC173A      | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



www.ti.com

# PACKAGE OPTION ADDENDUM

10-Dec-2020

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN65LBC173A :

Enhanced Product: SN65LBC173A-EP

NOTE: Qualified Version Definitions:

• Enhanced Product - Supports Defense, Aerospace and Medical Applications

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All di | imensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|---------|-----------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|         | Device                | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| S       | SN65LBC173ADR         | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| S       | SN75LBC173ADR         | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

10-Sep-2016



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65LBC173ADR | SOIC         | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |
| SN75LBC173ADR | SOIC         | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |

# N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



4211283-4/E 08/12

# D (R-PDSO-G16) PLASTIC SMALL OUTLINE Stencil Openings (Note D) Example Board Layout (Note C) –16x0,55 -14x1,27 -14x1,27 16x1,50 5,40 5.40 Example Non Soldermask Defined Pad Example Pad Geometry (See Note C) 0,60 .55 Example 1. Solder Mask Opening (See Note E) -0,07 All Around

NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated