TLC6C5912 ZHCSF22 - MAY 2016 ## TLC6C5912 12 通道移位寄存器 LED 驱动器 #### 1 特性 - 3V 至 5.5V 宽 V<sub>CC</sub> 范围 - 40V 最大额定输出 - 12 路功率双扩散金属氧化物半导体 (DMOS) 晶体管输出: 50mA 持续电流 (V<sub>CC</sub> = 5V) 或者 200mA 脉宽调制 (PWM) 电流 (单脉冲持续时间短 于 1ms 且平均电流低于 50mA<sub>r</sub>) - 热关断保护 - 针对多级的增强型级联 - 所有寄存器由单一输入清零 - 低功耗 - 缓慢开关时间(t和t<sub>f</sub>),非常有助于减少电磁干扰(EMI) - 20 引脚薄型小外形尺寸 (TSSOP)-PW 封装 #### 2 应用 - 电器显示面板 - 电梯显示面板 - PLC 功能指示器 - 七段显示器 #### 3 说明 TLC6C5912 是一款单片、中等电压、低电流功率 12 位移位寄存器,专为负载功率要求相对适中的系统(例如 LED)而设计。 此器件包含一个 12 位串入、并出移位寄存器,此寄存器为一个 12 位 D 类存储寄存器提供数据。移位和存储寄存器之间的数据传输分别在移位寄存器时钟(SRCK)和寄存器时钟(RCK)的上升边沿上发生。当移位寄存器清零(CLR)为高电平时,存储寄存器将数据传输到输出缓冲器。一个CLR上的低电平将器件中的所有寄存器清零。将输出使能(G)保持为高电平将把输出缓冲器中的所有数据保存为低电平,并且所有漏极输出关闭。保持G为低电平将使得来自存储寄存器中的数据对于输出缓冲器不可见。 该器件包含一个 12 位串入并出移位寄存器。该寄存器 为一个 12 位 D 类存储寄存器提供数据。移位寄存器 和存储寄存器各自具备独立时钟。 输出为低侧、漏极开路 DMOS 晶体管输出:额定输出为 40V 及 50mA 持续灌电流或者 200mA PWM 电流 (V<sub>CC</sub> = 5V 时,单脉冲持续时间短于 1ms 且平均电流低于 50mA)。该器件内置热关断保护,在人体模型和200V 机器模型测试中可提供高达 2000V 的静电放电(ESD) 保护。 TLC6C5912 的额定工作环境温度范围为 -40°C 至 105°C。 #### 器件信息(1) | | BB 11 1B 10 | | |-----------|------------------------|-----------------| | 器件型号 | 封装 | 封装尺寸 (标称值) | | TLC6C5912 | 薄型小外形尺寸封装 (TSSOP) (20) | 6.50mm x 4.40mm | (1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。 #### 典型应用电路原理图 Copyright © 2016, Texas Instruments Incorporated | 1 | 特性 1 | | 8.2 Functional Block Diagram | 10 | |---|--------------------------------------|----|--------------------------------|----| | 2 | 应用 1 | | 8.3 Feature Description | 10 | | 3 | 说明 1 | | 8.4 Device Functional Modes | 11 | | 4 | 修订历史记录 | 9 | Application and Implementation | 12 | | 5 | Pin Configuration and Functions | | 9.1 Application Information | 12 | | 6 | Specifications | | 9.2 Typical Application | 12 | | U | 6.1 Absolute Maximum Ratings | 10 | Power Supply Recommendations | 15 | | | 6.2 ESD Ratings | 11 | Layout | 15 | | | 6.3 Recommended Operating Conditions | | 11.1 Layout Guidelines | 15 | | | 6.4 Thermal Information | | 11.2 Layout Example | 15 | | | 6.5 Electrical Characteristics | 12 | 器件和文档支持 | 16 | | | 6.6 Switching Characteristics | | 12.1 社区资源 | 16 | | | 6.7 Typical Characteristics | | 12.2 商标 | 16 | | 7 | Parameter Measurement Information | | 12.3 静电放电警告 | 16 | | 8 | Detailed Description 10 | | 12.4 Glossary | 16 | | • | 8.1 Overview | 13 | 机械、封装和可订购信息 | 16 | | | | | | | **4** 修订历史记录 注:之前版本的页码可能与当前版本有所不同。 | 日期 | 修订版本 | 注 | |---------|------|--------| | 2016年5月 | * | 最初发布版本 | ## 5 Pin Configuration and Functions #### **Pin Functions** | PIN | | 1/0 | DECORPORTION | | |---------|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NO. | I/O | DESCRIPTION | | | CLR | 9 | I | Shift register clear, active-low: $\overline{\text{CLR}}$ is the signal used to clear all the registers. The storage register transfers data to the output buffer when shift register clear $\overline{\text{CLR}}$ is high. Driving $\overline{\text{CLR}}$ is low clears all the registers in the device. | | | DRAIN0 | 3 | 0 | | | | DRAIN1 | 4 | 0 | | | | DRAIN2 | 5 | 0 | | | | DRAIN3 | 6 | 0 | | | | DRAIN4 | 7 | 0 | | | | DRAIN5 | 8 | 0 | Open-drain output: DRAIN0 to DRAIN11 are the LED current-sink channels. These pins | | | DRAIN6 | 13 | 0 | connect to the LED cathodes, and they can survive up to 40-V LED supply voltage. | | | DRAIN7 | 14 | 0 | | | | DRAIN8 | 15 | 0 | | | | DRAIN9 | 16 | 0 | | | | DRAIN10 | 17 | 0 | | | | DRAIN11 | 18 | 0 | | | | G | 10 | I | Output enable, active-low: $\overline{G}$ is the LED channel enable and disable input pin. Having $\overline{G}$ low enables all drain channels according to the output-latch register content. When high, all channels are off. | | | GND | 20 | _ | <b>Power ground:</b> GND is the ground reference pin for the device. This pin must connect to the ground plane on the PCB. | | | RCK | 12 | I | <b>Register clock:</b> RCK is the storage register clock. The data in each shift register stage transfers to the storage register at the rising edge of RCK. Data in the storage register appears at the output whenever the output enable $\overline{G}$ input signal is high. | | | SER IN | 2 | I | <b>Serial-data input:</b> SER IN is the serial data input. Data on SER IN loads into the internal register on each rising edge of SRCK. | | #### Pin Functions (continued) | PIN | | 1/0 | DESCRIPTION | | | |-----------------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NO. | I/O | DESCRIPTION | | | | SER OUT | 11 | 0 | Serial-data output: SER OUT is the serial data output of the 12-bit serial shift register. The purpose of this pin is to cascade several devices on the serial bus. By connecting the SER OUT pin to the SER IN input of the next device on the serial bus to cascade, the data transfers to the next device on the falling edge of SRCK. This can improve the cascade application reliability, as it can avoid the issue that the second device receives SRCK and data input at the same rising edge of SRCK. | | | | SRCK | 19 | I | <b>Shift-register clock:</b> SRCK is the serial clock input. On each rising SRCK edge, data transfers from SER IN to the internal serial shift registers. | | | | V <sub>CC</sub> | 1 | I | <b>Power supply:</b> V <sub>CC</sub> is the power supply pin voltage for the device. TI recommends adding a 0.1 µF ceramic capacitor close to the pin. | | | ## 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |------------------|-------------------------------------|-------------|-------------|------| | $V_{CC}$ | Logic supply voltage | | 8 | V | | $V_{I}$ | Logic input-voltage | -0.3 | 8 | V | | $V_{DS}$ | Power DMOS drain-to-source voltage | | 42 | V | | | Continuous total dissipation | See Thermal | Information | | | | Operating ambient temperature (Top) | | 105 | °C | | $T_J$ | Operating junction temperature | -40 | 125 | °C | | T <sub>stg</sub> | Storage temperature | <b>-</b> 55 | 165 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±750 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 6.3 Recommended Operating Conditions | | | MIN | MAX | UNIT | |-----------------|--------------------------------------|-----|-----|------| | $V_{CC}$ | Supply voltage | 3 | 5.5 | V | | $V_{IH}$ | High-level input voltage | 2.4 | | V | | $V_{IL}$ | Low-level input voltage | | 0.7 | V | | t <sub>su</sub> | Setup time, SER IN high before SRCK↑ | 15 | | ns | | t <sub>h</sub> | Hold time, SER IN high after SRCK↑ | 15 | | ns | | t <sub>w</sub> | Pulse duration | 40 | | ns | | T <sub>A</sub> | Operating ambient temperature | -40 | 105 | °C | ### 6.4 Thermal Information | | | TLC6C5912 | | |----------------------|----------------------------------------------|-----------|------| | | THERMAL METRIC <sup>(1)</sup> | | UNIT | | | | 20 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 114.8 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 44.1 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 61.3 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 4.7 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 60.8 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. #### 6.5 Electrical Characteristics $V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$ (unless otherwise noted) | | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|-----------------------------------------------|-----------------------------------------------------------------------|--------------------------------------------------|------|-------|------|------| | | DRAIN0 to DRAIN11,<br>drain-to-source voltage | | | | | 40 | > | | \ / | High-level output voltage, | $I_{OH} = -20 \mu A$ | V 5.V | 4.9 | 4.99 | | V | | $V_{OH}$ | SER OUT | $I_{OH} = -4 \text{ mA}$ | V <sub>CC</sub> = 5 V | 4.5 | 4.69 | | V | | \ / | Low-level output voltage, | I <sub>OH</sub> = 20 μA | v 5v | | 0.001 | 0.01 | V | | $V_{OL}$ | SER OUT | I <sub>OH</sub> = 4 mA | V <sub>CC</sub> = 5 V | | 0.25 | 0.4 | V | | I <sub>IH</sub> | High-level input current | $V_{CC} = 5 \text{ V}, V_I = V_{CC}$ | | | 0.2 | | μA | | I <sub>IL</sub> | Low-level input current | $V_{CC} = 5 \text{ V}, V_{I} = 0$ | | | -0.2 | | μA | | | | $V_{CC} = 5 \text{ V},$ | All outputs off | | 0.1 | 1 | | | I <sub>CC</sub> | Logic supply current | No clock signal | All outputs on | | 130 | 170 | μΑ | | I <sub>CC(FRQ)</sub> | Logic supply current at frequency | f <sub>SRCK</sub> = 5 MHz, C <sub>L</sub> | = 30 pF, all outputs on | | 300 | | μΑ | | | Off state design comment | $V_{DS} = 30 \text{ V}, V_{CC} = 5 \text{ V}$ | | | | 0.1 | | | I <sub>DSX</sub> | Off-state drain current | V <sub>DS</sub> = 30 V, T <sub>C</sub> = 125°C, V <sub>CC</sub> = 5 V | | | 0.15 | 0.3 | μA | | | | $I_D = 20 \text{ mA}, V_{CC} = 30 \text{ mA}$ | 5 V, T <sub>A</sub> = 25°C, single channel ON | 6 | 7.4 | 8.6 | | | | | $I_D = 20 \text{ mA}, V_{CC} = 30 \text{ mA}$ | 5 V, T <sub>A</sub> = 25°C, all channels ON | 6.7 | 8.9 | 9.6 | | | | | $I_D = 20 \text{ mA}, V_{CC} = 3$ | 3.3 V, T <sub>A</sub> = 25°C, single channel ON | 7.9 | 9.3 | 11.2 | | | _ | Static drain-source on-state | $I_D = 20 \text{ mA}, V_{CC} = 3$ | 3.3 V, T <sub>A</sub> = 25°C, all channels ON | 8.7 | 10.6 | 12.3 | | | r <sub>DS(on)</sub> | resistance | $I_D = 20 \text{ mA}, V_{CC} = 30 \text{ mA}$ | 5 V, T <sub>A</sub> = 105°C, single channel ON | 9.1 | 11.2 | 12.9 | Ω | | | | $I_D = 20 \text{ mA}, V_{CC} = 30 \text{ mA}$ | 5 V, T <sub>A</sub> = 105°C, all channels ON | 10.3 | 13 | 14.5 | | | | | | 3.3 V, T <sub>A</sub> = 105°C, single channel ON | 11.6 | 13.7 | 16.4 | | | | | | 3.3 V, T <sub>A</sub> = 105°C, all channels ON | 12.8 | 15.6 | 18.2 | | | T <sub>SHUTDOWN</sub> | Thermal shutdown trip point | | | 150 | 175 | 200 | °C | | t <sub>HYS</sub> | Hysteresis | | | | 15 | | °C | ### 6.6 Switching Characteristics $V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$ | VCC - 0 V | , 1 <sub>A</sub> = 20 0 | | | | |------------------|---------------------------------------------------------------------------------|--------------------------------------------|-------------|------| | | PARAMETER | TEST CONDITIONS | MIN TYP MAX | UNIT | | t <sub>PLH</sub> | Propagation delay time, low-to-high-level output from $\overline{G}$ | | 210 | ns | | t <sub>PHL</sub> | Propagation delay time, high-to-low-level output from $\overline{\overline{G}}$ | C 20 nF 1 40 mA | 75 | ns | | t <sub>r</sub> | Rise time, drain output | $C_L = 30 \text{ pF}, I_D = 48 \text{ mA}$ | 250 | ns | | t <sub>f</sub> | Fall time, drain output | | 200 | ns | | t <sub>pd</sub> | Propagation delay time, SRCK↓ to SEROUT | $C_L = 30 \text{ pF}, I_D = 48 \text{ mA}$ | 35 | ns | | t <sub>or</sub> | SEROUT rise time (10% to 90%) | $C_L = 30 pF$ | 20 | ns | | t <sub>of</sub> | SEROUT fall time (90% to 10%) | $C_L = 30 pF$ | 20 | ns | ZHCSF22 – MAY 2016 www.ti.com.cn ## TEXAS INSTRUMENTS #### **Switching Characteristics (continued)** $V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|---------------------------|--------------------------------------------|-----|-----|-----|------| | f <sub>(SRCK)</sub> | Serial clock frequency | $C_L = 30 \text{ pF}, I_D = 20 \text{ mA}$ | | | 10 | MHz | | t <sub>SRCK_WH</sub> | SRCK pulse duration, high | | 30 | | | ns | | t <sub>SRCK_WL</sub> | SRCK pulse duration, low | | 30 | | | ns | Figure 1. SER IN to SER OUT Waveform Figure 1 shows the SER IN to SER OUT waveform. The output signal appears on the falling edge of the shift register clock (SRCK) because there is a phase inverter at SER OUT (see Figure 2). As a result, it takes seven and a half periods of SRCK for data to transfer from SER IN to SER OUT. Figure 2. Switching Times and Voltage Waveforms Figure 2 shows the switching times and voltage waveforms. Tests for all these parameters took place using the test circuit shown in Figure 12. ## 6.7 Typical Characteristics Conditions for Figure 5 and Figure 6: Single channel on; conditions for Figure 7, Figure 8, and Figure 9: All channels on. ZHCSF22 - MAY 2016 www.ti.com.cn # NSTRUMENTS ### **Typical Characteristics (continued)** Conditions for Figure 5 and Figure 6: Single channel on; conditions for Figure 7, Figure 8, and Figure 9: All channels on. vs Supply Voltage Figure 10. Switching Time vs Ambient Temperature 7 Parameter Measurement Information ## A. C<sub>L</sub> includes probe and jig capacitance. Figure 11. Resistive-Load Test Circuit Figure 12. Voltage Waveforms Figure 11 and Figure 12 show the resistive-load test circuit and voltage waveforms. One can see from Figure 12 that with $\overline{G}$ held low and $\overline{CLR}$ held high, the status of each drain changes on the rising edge of the register clock, indicating the transfer of data to the output buffers at that time. ZHCSF22 - MAY 2016 www.ti.com.cn ## TEXAS INSTRUMENTS #### 8 Detailed Description #### 8.1 Overview The TLC6C5912 device is a monolithic, medium-voltage, low current 12-bit shift register designed to drive relatively moderate load power such LEDs. The device contains a 12-bit serial-in, parallel-out shift register that feeds a 12-bit D-type storage register. Thermal shutdown protection is also built-into the device. #### 8.2 Functional Block Diagram #### 8.3 Feature Description #### 8.3.1 Thermal Shutdown The device implements an internal thermal shutdown to protect itself if the junction temperature exceeds 175°C (typical). The thermal shutdown forces the device to have an open state when the junction temperature exceeds the thermal trip threshold. Once the junction temperature decreases to less than 160°C (typical), the device begins to operate again. ### **Feature Description (continued)** #### 8.3.2 Serial-In Interface The TLC6C598 device contains an 8-bit serial-in, parallel out shift register that feeds an 8-bit D-type storage register. Data transfer through both the shift and storage registers on the rising edge of the shift register clock (SRCK) and the register clock (RCK), respectively. The storage transfers data to the output buffer when shift register clear (CLR) is high. #### 8.3.3 Clear Register A logic low on $\overline{\text{CLR}}$ clears all registers in the device. TI suggests clearing the device during power up or initialization. #### 8.3.4 Cascade Through SER OUT By connecting the SER OUT pin to the SER IN input of the next device on the serial bus to cascade, the data transfers to the next device on the falling edge of SRCK. This can improve the cascade application reliability, as it can avoid that the second device receives SRCK and data input at the same rising edge of SRCK. #### 8.3.5 Output Control Holding the output enable (G) high holds all data in the output buffers low, and all drain outputs are off. Holding G low makes data from the storage register transparent to the output buffers. When data in the output buffers is low, the DMOS transistor outputs are off. When data is high, the DMOS transistor outputs are capable of sink-current. This pin also be used for global PWM dimming. #### 8.4 Device Functional Modes #### 8.4.1 Operation With $V_{CC} < 3 \text{ V}$ This device works normally during 3 V $\leq$ V<sub>CC</sub> $\leq$ 5.5 V, when operation voltage is lower than 3 V. The behavior of device cannot be ensured, including communication interface and current capability. #### 8.4.2 Operation With 5.5 V $\leq$ V<sub>CC</sub> $\leq$ 8 V The device works normally during this voltage range, but reliability issues may occurs while the device works for a long time in this voltage range. ## TEXAS INSTRUMENTS ### 9 Application and Implementation #### **NOTE** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 9.1 Application Information The TLC6C5912 device is a serial-in, parallel-out, power logic 8-bit shift register with low-side open-drain DMOS output rating of 40 V and 50-mA continuous sink-current capabilities when $V_{CC}$ = 5 V. The device is designed to drive resistive loads and is particularly well-suited as an interface between a microcontroller and LEDs or lamps. The device also provides up to 2000 V of ESD protection when tested using the human body model and 200 V when using the machine model. #### 9.2 Typical Application Figure 13 shows a typical cascade application circuit with two TLC6C5912 chips configured to cascade topology. The MCU generates all the input signals. ## **Typical Application (continued)** Figure 13. Typical Application Circuit #### 9.2.1 Design Requirements Table 1 lists the parameters for this design example. **Table 1. Design Parameters** | DESIGN PARAMETER | EXAMPLE VALUE | | | | |--------------------------------------------------------------------------------------------------|---------------|--|--|--| | Vbattery | 9 V to 40 V | | | | | V <sub>CC</sub> _ 1 | 3.3 V | | | | | I(D0), I(D1), I(D2), I(D3) , I(D4), I(D5), I(D6), I(D7), I(D8), I(D9), I(D10), I(D11) | 30 mA | | | | | V <sub>CC _</sub> 2 | 5 V | | | | | I(D12), I(D13), I(D14), I(D15) , I(D16), I(D17), I(D18), I(D19), I(D20), I(D21), I(D122), I(D23) | 50 mA | | | | ZHCSF22 – MAY 2016 www.ti.com.cn ## TEXAS INSTRUMENTS #### 9.2.2 Detailed Design Procedure To begin the design process, the designer must decide on a few parameters: - Vsupply: LED supply voltage - VDx: LED forward voltage - I: LED current After determining the parameters, calculate the resistor in series with LED using Equation 1. $$Rx = (Vsupply - VDx) / I$$ (1) #### 9.2.3 Application Curve Figure 14. TLC6C5912 Application Waveform ZHCSF22-MAY 2016 www.ti.com.cn ### 10 Power Supply Recommendations The TLC6C5912 device is designed to operate from an input voltage supply range from 3 V to 5.5 V. This input supply should be well regulated. TI recommends placing the ceramic bypass capacitors near the V<sub>CC</sub> pin. #### Layout #### 11.1 Layout Guidelines There are no special layout requirement for the digital signal pins. The only requirement is placing the ceramic bypass capacitors near the corresponding pin. Maximize the copper coverage on the PCB to increase the thermal conductivity of the board. The major heat-flow path from the package to the ambient is through the cooper on the PCB. Maximizing the copper coverage is extremely important when the design does not include heat sinks attached to the PCB on the other side of the package. - Add as many thermal vias as possible directly under the package ground pad to optimize the thermal conductivity of the board. - All thermal vias should be either plated shut or plugged and capped on both sides of the board to prevent solder voids. To ensure reliability and performance, the solder coverage should be at least 85%. #### 11.2 Layout Example Figure 15. Layout Recommendation ## TEXAS INSTRUMENTS #### 12 器件和文档支持 #### 12.1 社区资源 The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.2 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.3 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 #### 12.4 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. #### 13 机械、封装和可订购信息 以下页中包括机械、封装和可订购信息。这些信息是针对指定器件提供的最新数据。本数据随时可能发生变更并且不对本文档进行修订,恕不另行通知。要获得这份数据表的浏览器版本,请查阅左侧的导航窗格。 #### 重要声明 德州仪器(TI) 及其下属子公司有权根据 JESD46 最新标准, 对所提供的产品和服务进行更正、修改、增强、改进或其它更改, 并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息, 并验证这些信息是否完整且是最新的。所有产品的销售都遵循在订单确认时所提供的TI 销售条款与条件。 TI 保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为 有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。 TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。 TI 不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。 对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。 在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。 客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而对 TI 及其代理造成的任何损失。 在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。 TI 组件未获得用于 FDA Class III(或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使 用的特别协议。 只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。 TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。 | | 产品 | 应用 | | | |---------------|------------------------------------|--------------|--------------------------|--| | 数字音频 | www.ti.com.cn/audio | 通信与电信 | www.ti.com.cn/telecom | | | 放大器和线性器件 | www.ti.com.cn/amplifiers | 计算机及周边 | www.ti.com.cn/computer | | | 数据转换器 | www.ti.com.cn/dataconverters | 消费电子 | www.ti.com/consumer-apps | | | DLP® 产品 | www.dlp.com | 能源 | www.ti.com/energy | | | DSP - 数字信号处理器 | www.ti.com.cn/dsp | 工业应用 | www.ti.com.cn/industrial | | | 时钟和计时器 | www.ti.com.cn/clockandtimers | 医疗电子 | www.ti.com.cn/medical | | | 接口 | www.ti.com.cn/interface | 安防应用 | www.ti.com.cn/security | | | 逻辑 | www.ti.com.cn/logic | 汽车电子 | www.ti.com.cn/automotive | | | 电源管理 | www.ti.com.cn/power | 视频和影像 | www.ti.com.cn/video | | | 微控制器 (MCU) | www.ti.com.cn/microcontrollers | | | | | RFID 系统 | www.ti.com.cn/rfidsys | | | | | OMAP应用处理器 | www.ti.com/omap | | | | | 无线连通性 | www.ti.com.cn/wirelessconnectivity | 德州仪器在线技术支持社区 | www.deyisupport.com | | | | | | | | 邮寄地址: 上海市浦东新区世纪大道1568 号,中建大厦32 楼邮政编码: 200122 Copyright © 2016, 德州仪器半导体技术(上海)有限公司 #### PACKAGE OPTION ADDENDUM 10-Dec-2020 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | | | | | | | | (6) | | | | | | TLC6C5912PWR | ACTIVE | TSSOP | PW | 20 | 2000 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 105 | 6C5912I | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. PW (R-PDSO-G20) ### PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 ## PW (R-PDSO-G20) ## PLASTIC SMALL OUTLINE NOTES: - All linear dimensions are in millimeters. - B. This drawing is subject to change without notice.C. Publication IPC-7351 is recommended for alternate design. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### 重要声明和免责声明 TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。 所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。 TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司