LP5910 ZHCSE96E - SEPTEMBER 2015-REVISED JULY 2017 #### LP5910 300mA 低噪声、 低 lo LDO # 特性 - 输入电压范围: 1.3V 至 3.3V - 输出电压范围: 0.8V 至 2.3V - 输出电流: 300mA - 电源抑制比 (PSRR): 1kHz 频率时为 75dB - 输出电压容差: ±2% - 低压降: 120mV (典型值) - 极低 I<sub>O</sub> (使能时, 无负载): 12μA - 低输出电压噪声: 12µV<sub>RMS</sub> - 与陶瓷输入和输出电容搭配使用可保持稳定 - 热过载保护 - 短路保护功能 - 反向电流保护 - 自动输出放电实现快速关断 - 可使用 LP5910 并借助 WEBENCH® 电源设计器创 建定制设计 # 2 应用 - 移动电话、平板电脑 - 数码相机和音频设备 - 便携式和电池供电类设备 - 便携式医疗设备 - 虚拟现实 - RF、PLL、VCO 和时钟电源 - IP 摄像机 # 3 说明 LP5910 是一款能提供高达 300mA 输出电流的低噪声 LDO。此器件专门针对 RF 和模拟电路而设计,可满足 其低噪声、高 PSRR、低静态电流以及出色的线路和 负载瞬态响应等诸多要求。LP5910 采用创新的设计技 术,无需噪声旁路电容便可提供出色的噪声性能,并且 支持远距离安置输出电容。 该器件包含一个反向电流保护电路, 可在输入电压低于 输出电压时防止反向电流通过 LDO 进入 IN 引脚。 当使能引脚 (EN) 为低电平且输出处于关断状态时,自 动输出放电电路会使输出电容放电以实现快速关断。 凭借低输入和低输出电压范围, LP5910 非常适合用作 后置直流/直流稳压器(后置降压稳压器)或者用于由 单节或两节电池供电的 应用。 该器件经过设计,可与一个 1uF 输入陶瓷电容和一个 1μF 输出陶瓷电容搭配使用。无需使用独立的噪声旁 路电容。 其固定输出电压介于 0.8V 和 2.3V 之间(以 25mV 为 单位增量)。如需特定的电压选项,请联系德州仪器 (TI) 销售代表。 器件信息(1) | 器件型号 | 封装 | 封装尺寸 | |--------|-----------|----------------------------| | | WSON (6) | 2.00mm x 2.00mm (标称值) | | LP5910 | DSBGA (4) | 0.742mm x 0.742mm(最大<br>值) | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 | $\rightarrow$ | _ | |----------------|---| | $\blacksquare$ | 뀫 | | п | X | | 1 | 特性1 | 8 | Applications and Implementation | 13 | |---|----------------------------------------|----|---------------------------------|----| | 2 | 应用 1 | | 8.1 Application Information | | | 3 | 说明 1 | | 8.2 Typical Application | 13 | | 4 | 修订历史记录 2 | 9 | Power Supply Recommendations | 17 | | 5 | Pin Configuration and Functions3 | 10 | Layout | 17 | | 6 | Specifications4 | | 10.1 Layout Guidelines | 17 | | - | 6.1 Absolute Maximum Ratings 4 | | 10.2 Layout Examples | 17 | | | 6.2 ESD Ratings 4 | | 10.3 DSBGA Mounting | | | | 6.3 Recommended Operating Conditions 4 | | 10.4 DSBGA Light Sensitivity | | | | 6.4 Thermal Information | 11 | 器件和文档支持 | 19 | | | 6.5 Electrical Characteristics 5 | | 11.1 文档支持 | | | | 6.6 Typical Characteristics | | 11.2 接收文档更新通知 | | | 7 | Detailed Description 11 | | 11.3 社区资源 | | | | 7.1 Overview 11 | | 11.4 商标 | | | | 7.2 Functional Block Diagram | | 11.5 静电放电警告 | | | | 7.3 Feature Description | | 11.6 Glossary | | | | 7.4 Device Functional Modes 12 | 12 | 机械、封装和可订购信息 | 20 | #### 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 # Changes from Revision D (August 2016) to Revision E Page 已添加 添加了与可订购产品 LP5910-1.1BYKAR 和 LP5910-1.1BYKAT 相关的新封装 YKA0004-C01;添加了 WEBENCH 链接 ....... 1 Changes from Revision C (June 2016) to Revision D **Page** 已更改 更改了产品说明书标题和*列表的措辞应用* ....... 1 Changes from Revision B (October 2015) to Revision C Page 已更改 将第 1 页上的"线性稳压器"更改为"LDO"....... 1 Changes from Revision A (October 2015) to Revision B Page Changed "... = 2.3 V" to "... ≤ 2.3 V" in Dropout Voltage rows; added DSBGA only; also added new rows in Dropout Changes from Original (September 2015) to Revision A **Page** # 5 Pin Configuration and Functions YKA Package 4-Pin Ultra-Thin DSBGA Top View YKA Package 4-Pin Ultra-Thin DSBGA Bottom View #### DRV Package 6-Pin WSON With Thermal Pad Top View #### **Pin Functions** | | PIN | | 1/0 | DESCRIPTION | | |-------------|-------|-------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | DSBGA | WSON | I/O | DESCRIPTION | | | EN | B1 | 4 | I | Enable input; disables the regulator when logic low. Enables the regulator when logic high. An internal 1-M $\Omega$ pull down resistor connects this input to ground. | | | GND | B2 | 5 | _ | — Common ground | | | IN | A1 | 6 | I | I Voltage supply input. A 1-μF capacitor must be connected at this input. | | | NC | _ | 2, 3 | _ | No internal connection. Connect to ground or leave open. | | | OUT | A2 | 1 | 0 | Voltage output. A 1-µF low-ESR capacitor must be connected from this pin to the GND pin. Connect this output to the load circuit. | | | Exposed Pad | _ | Thermal Pad | _ | The exposed thermal pad on the bottom of the package must be connected to a copper area under the package on the PCB. Connect to ground potential or leave floating. Do not connect to any potential other than the same ground potential seen at device pin 5 (GND). See <i>Power Dissipation</i> for more information. | | # 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)</sup> | | MIN | MAX | UNIT | |-------------------------------------------|--------------|---------|------| | Input voltage, V <sub>IN</sub> | -0.3 | 3.6 | V | | Output voltage, V <sub>OUT</sub> | -0.3 | 3.6 | V | | Enable input voltage, V <sub>EN</sub> | -0.3 | 3.6 | V | | Continuous power dissipation (3) | Internally I | Limited | W | | Junction temperature, T <sub>J(MAX)</sub> | | 150 | °C | | Storage temperature, T <sub>stg</sub> | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | ., | Clastractatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±1000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±250 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. #### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | MIN | MAX | UNIT | |-----------------------------------------------------|-----|-----|------| | Input voltage, V <sub>IN</sub> | 1.3 | 3.3 | V | | Output voltage, V <sub>OUT</sub> | 0.8 | 2.3 | V | | Enable input voltage, V <sub>EN</sub> | 0 | 3.3 | V | | Output current, I <sub>OUT</sub> | 0 | 300 | mA | | Junction temperature, T <sub>J</sub> <sup>(1)</sup> | -40 | 125 | °C | | Ambient temperature, T <sub>A</sub> <sup>(1)</sup> | -40 | 85 | °C | <sup>(1)</sup> The maximum ambient temperature, $(T_{A(MAX)})$ is a recommended value only and can vary depending on device power dissipation and $R_{\theta JA}$ . For reliable operation, the junction temperature $(T_J)$ must be limited to a maximum of 125°C. Ambient temperature $(T_A)$ , thermal resistance $(R_{\theta JA})$ , $V_{IN}$ , $V_{OUT}$ , and $I_{OUT}$ all define $T_J$ : $T_J = T_A + (R_{\theta JA} \times ((V_{IN} - V_{OUT}) \times I_{OUT})$ . #### 6.4 Thermal Information | | | LP5 | | | |-------------------------------|------------------------------------------------|-------------|---------------------|-------| | THERMAL METRIC <sup>(1)</sup> | | YKA (DSBGA) | DRV (WSON) | UNIT | | | | 4 PINS | 6 PINS | | | $R_{\theta JA}^{(2)}$ | Junction-to-ambient thermal resistance, High-K | 202.8 | 79.2 <sup>(3)</sup> | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 3.3 | 110.2 | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 36.0 | 48.7 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.4 | 5.2 | *C/VV | | ΨЈВ | Junction-to-board characterization parameter | 36.0 | 49.1 | | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | n/a | 18.1 | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. <sup>(2)</sup> All voltages are with respect to the GND pin. <sup>(3)</sup> Internal thermal shutdown circuitry protects the device from permanent damage. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> Thermal resistance value R<sub>θ,JA</sub> is based on the EIA/JEDEC High-K printed circuit board defined by: JESD51-7 - High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages. <sup>(3)</sup> The PCB for the WSON/DRV package R<sub>BJA</sub> includes two (2) thermal vias under the exposed thermal pad per EIA/JEDEC JESD51-5. #### 6.5 Electrical Characteristics Unless otherwise specified, $V_{IN} = V_{OUT(NOM)} + 0.5 \text{ V}, V_{EN} = 1 \text{ V}, I_{OUT} = 1 \text{ mA}, C_{IN} = 1 \text{ } \mu\text{F}, C_{OUT} = 1 \text{ } \mu\text{F}.$ | | PARAMETER | TEST CONDIT | IONS | MIN | TYP | MAX | UNIT | |--------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------|------------------------------|-----|-------|-----|-------------------| | | Output voltage tolerance | $V_{IN} = (V_{OUT(NOM)} + 0.5 \text{ V}) \text{ to 3}$<br>$I_{OUT} = 1 \text{ mA to 300 mA}$ | 3.3 V, | -2 | | 2 | %V <sub>OUT</sub> | | $\Delta V_{OUT}$ | Line regulation | $V_{IN} = (V_{OUT(NOM)} + 0.5 \text{ V}) \text{ to } 3$<br>$I_{OUT} = 1 \text{ mA}$ | 3.3 V, | | 0.01 | | %/V | | | Load regulation | I <sub>OUT</sub> = 1 mA to 300 mA | | | 0.002 | | %/mA | | I <sub>LOAD</sub> | Load current | See <sup>(4)</sup> | | | | 300 | mA | | | Quiescent current <sup>(5)</sup> | V <sub>EN</sub> = 1 V, I <sub>OUT</sub> = 0 mA | | | 12 | 25 | | | IQ | Quiescent current | $V_{EN} = 1 \text{ V}, I_{OUT} = 300 \text{ mA}$ | | | 230 | 350 | μA | | $I_{Q(SD)}$ | Quiescent current in shutdown (5) | $V_{EN} = 0.3 \text{ V}, -40^{\circ}\text{C} \le T_{J} \le 85$ | °C | | 0.02 | 2 | μπ | | | Output reverse current <sup>(6)</sup> | V <sub>OUT</sub> = 3.3 V, V <sub>IN</sub> = V <sub>EN</sub> = 0 V | | -20 | | 0 | μΑ | | I <sub>RO</sub> | $V_{OUT} > V_{IN}$ | $V_{OUT} = 3.3 \text{ V}, V_{IN} = V_{EN} = 1.3 \text{ V}$ | 3 V | 0 | | 50 | μΑ | | I <sub>G</sub> | Ground current <sup>(7)</sup> | $I_{OUT} = 0 \text{ mA } (V_{OUT} = 2.3 \text{ V})$ | | | 15 | | μΑ | | | | $1.3 \text{ V} \le \text{V}_{\text{OUT}} < 1.5 \text{ V},$<br>$\text{I}_{\text{OUT}} = 300 \text{ mA}$ | DSBGA only | | 200 | 300 | | | | Dropout voltage (8) | $1.5 \text{ V} \le \text{V}_{\text{OUT}} \le 2.3 \text{ V},$<br>$\text{I}_{\text{OUT}} = 300 \text{ mA}$ | DSBGA only | | 120 | 180 | mV | | $V_{DO}$ | Diopout voltage | $1.3 \text{ V} \le \text{V}_{\text{OUT}} < 1.5 \text{ V},$<br>$\text{I}_{\text{OUT}} = 300 \text{ mA}$ | WSON only | | 245 | 370 | | | | | $1.5 \text{ V} \le \text{V}_{\text{OUT}} \le 2.3 \text{ V},$<br>$\text{I}_{\text{OUT}} = 300 \text{ mA}$ | WSON only | | 145 | 220 | | | I <sub>LIMIT</sub> | Output current limit | $V_{OUT} = V_{OUT(NOM)} - 0.1 \text{ V}$<br>$V_{IN} = V_{OUT(NOM)} + 0.5 \text{ V}$ | | | 450 | | mA | | | | $f = 100 \text{ Hz}, I_{OUT} = 20 \text{ mA}, V_{OUT} \ge 1 \text{ V}$ | | | 80 | | | | | | $f$ = 1 kHz, $I_{OUT}$ = 20 mA, $V_{OU}$ | <sub>JT</sub> ≥ 1 V | | 75 | | | | | | $f = 10 \text{ kHz}, I_{OUT} = 20 \text{ mA}, V_{OUT} \ge 1 \text{ V}$ | | | 65 | | | | | | $f = 100 \text{ kHz}, I_{OUT} = 20 \text{ mA}, V$ | <sub>OUT</sub> ≥ 1 V | | 40 | | | | DCDD | Davida a visa lu mai a ati a a mati a (9) | f = 2 MHz, I <sub>OUT</sub> = 20 mA, V <sub>OUT</sub> ≥ 1 V | | | 25 | | dB | | PSRR | Power supply rejection ratio (9) | f = 100 Hz, I <sub>OUT</sub> = 20 mA, 0.8 V < V <sub>OUT</sub> < 1 V | | | 65 | | | | | | f = 1 kHz, I <sub>OUT</sub> = 20 mA, 0.8 V < V <sub>OUT</sub> < 1 V | | | 65 | | | | | | $f = 10 \text{ kHz}, I_{OUT} = 20 \text{ mA}, 0.8$ | 3 V < V <sub>OUT</sub> < 1 V | | 65 | | | | | | f = 100 kHz, I <sub>OUT</sub> = 20 mA, 0.8 V < V <sub>OUT</sub> < 1 V | | | 40 | | | | | | $f = 2 \text{ MHz}, I_{\text{OUT}} = 20 \text{ mA}, 0.8$ | 3 V < V <sub>OUT</sub> < 1 V | | 25 | | | | | Output noine waltara (9) | DW 40 Hz to 400 Hz | I <sub>OUT</sub> = 1 mA | | 12 | | \/ | | e <sub>N</sub> | Output noise voltage (9) | BW = 10 Hz to 100 kHz | I <sub>OUT</sub> = 300 mA | | 12 | | $\mu V_{RMS}$ | | <del>-</del> | Thermal shutdown | T <sub>J</sub> rising until output is OFF | | | 160 | | 00 | | $T_{SD}$ | Thermal hysteresis | T <sub>J</sub> falling from shutdown | | | 15 | | °C | - (1) All voltages are with respect to the device GND pin. - (2) Minimum and maximum limits are ensured through test, design, or statistical correlation over the T<sub>J</sub> range of −40°C to 125°C, unless otherwise stated. Typical values represent the most likely parametric norm at T<sub>A</sub> = 25°C, and are provided for reference purposes only. - (3) C<sub>IN</sub>, C<sub>OUT</sub>: Low-ESR Surface-Mount-Ceramic Capacitors (MLCCs) used in setting electrical characteristics. - (4) The device maintains a stable, regulated output voltage without a load current. - (5) Quiescent current is defined here as the difference in current between the input voltage source and the load at V<sub>OUT</sub>. I<sub>Q</sub> = (I<sub>IN</sub> I<sub>OUT</sub>) - (6) Output reverse current (I<sub>RO</sub>) is measured at the IN pin. - (7) Ground current is defined here as the total current flowing to ground as a result of all input voltages applied to the device. - (8) Dropout voltage is the voltage difference between the input and the output at which the output voltage drops to 100 mV below its nominal value. Dropout voltage is not a valid condition for output voltages less than 1.3 V as compliance with the minimum operating input voltage can not be ensured. - (9) This specification is verified by design. # **Electrical Characteristics (continued)** Unless otherwise specified, $V_{IN} = V_{OUT(NOM)} + 0.5$ V, $V_{EN} = 1$ V, $I_{OUT} = 1$ mA, $C_{IN} = 1$ $\mu$ F, $C_{OUT} = 1$ $\mu$ F. $^{(1)(2)(3)}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----|-------|--------------|------| | LOGIC IN | IPUT THRESHOLDS | | | | | | | V <sub>IL</sub> | EN low threshold (Off) | V 42V+22V | | | 0.3 | V | | V <sub>IH</sub> | EN high threshold (On) | V <sub>IN</sub> = 1.3 V to 3.3 V | 1 | | | | | | <b>CN</b> = i= === (10) | V <sub>EN</sub> = 3.3 V, V <sub>IN</sub> = 3.3 V | | 3.3 | | | | I <sub>EN</sub> | EN pin current <sup>(10)</sup> | V <sub>EN</sub> = 0 V, V <sub>IN</sub> = 3.3 V | | 0.001 | | μA | | TRANSIE | ENT CHARACTERISTICS (10) | | | | | | | ΔV <sub>OUT</sub> | Line transient <sup>(9)</sup> | $V_{IN} = (V_{OUT(NOM)} + 0.5 \text{ V}) \text{ to } (V_{OUT(NOM)} + 1 \text{ V})$ in 30 $\mu s$ $I_{OUT} = 1 \text{ mA}$ | | 0 | 1 | \/ | | | | $V_{IN} = (V_{OUT(NOM)} + 1 \text{ V}) \text{ to } (V_{OUT(NOM)} + 0.5 \text{ V})$ in 30 $\mu s$ $I_{OUT} = 1 \text{ mA}$ | -1 | 0 | | mV | | | (0) | I <sub>OUT</sub> = 1 mA to 100 mA in 10 μs | -45 | | | | | | Load transient (9) | I <sub>OUT</sub> = 100 mA to 1 mA in 10 μs | | | 45 | mV | | | Overshoot on start-up <sup>(9)</sup> | | | | 5% | | | t <sub>ON</sub> | Turnon time | From $V_{EN} > V_{IH}$ to $V_{OUT} = 95\%$ of $V_{OUT(NOM)}$ | | 80 | 200 | μs | | OUTPUT | DISCHARGE | | | | <del>.</del> | | | R <sub>AD</sub> | Output discharge pulldown resistance | V <sub>EN</sub> = 0 V, V <sub>IN</sub> = 2.3 V | | 160 | | Ω | <sup>(10)</sup> There is a 1-M $\Omega$ resistor between EN and ground on the device. # 6.6 Typical Characteristics Unless otherwise stated: $V_{OUT}$ = 1.8 V, $V_{IN}$ = $V_{OUT}$ + 0.5 V, $V_{EN}$ = $V_{IN}$ , $I_{OUT}$ = 1 mA, $C_{IN}$ = 1 $\mu$ F, $C_{OUT}$ = 1 $\mu$ F, $T_J$ = 25°C. # TEXAS INSTRUMENTS # **Typical Characteristics (continued)** #### **Typical Characteristics (continued)** # TEXAS INSTRUMENTS #### **Typical Characteristics (continued)** #### 7 Detailed Description #### 7.1 Overview The LP5910 is a linear regulator capable of supplying 300-mA output current. Designed to meet the requirements of RF and analog circuits, the LP5910 device provides low noise, high PSRR, low quiescent current, and low line/load transient response figures. Using new innovative design techniques the LP5910 offers class-leading noise performance without a noise bypass capacitor and the option for remote output capacitor placement. #### 7.2 Functional Block Diagram #### 7.3 Feature Description #### 7.3.1 No-Load Stability The LP5910 remains stable and in regulation with no external load. #### 7.3.2 Thermal Overload Protection The LP5910 contains a thermal shutdown protection circuit to turn off the output current when excessive heat is dissipated in the LDO. Thermal shutdown occurs when the thermal junction temperature (T<sub>J</sub>) of the main pass-FET exceeds 160°C (typical). Thermal shutdown hysteresis assures that the LDO again resets (turns on) when the temperature falls to 145°C (typical). #### 7.3.3 Short-Circuit Protection The LP5910 contains internal current limit which reduces output current to a safe value if the output is overloaded or shorted. Depending upon the value of $V_{IN}$ , thermal limiting may also become active as the average power dissipated causes the die temperature to increase to the limit value (about 160°C). The hysteresis of the thermal shutdown circuitry can result in a *cyclic* behavior on the output as the die temperature heats and cools. #### 7.3.4 Output Automatic Discharge The LP5910 output employs an internal 160- $\Omega$ (typical) pulldown resistance to discharge the output when the EN pin is low, and the device is disabled. #### **Feature Description (continued)** #### 7.3.5 Reverse Current Protection The device contains a reverse current protection circuit that prevents a backward current flowing through the LDO from the OUT pin to the IN pin. #### 7.4 Device Functional Modes #### 7.4.1 Enable (EN) The LP5910 may be switched to the ON or OFF state by logic input at the EN pin. A logic-high voltage on the EN pin turns the device to the ON state. A logic-low voltage on the EN pin turns the device to the OFF state. If the application does not require the shutdown feature, the EN pin must be tied to VIN to keep the regulator output permanently in the ON state when power is applied To ensure proper operation, the signal source used to drive the EN input must be able to swing above and below the specified turnon or turnoff voltage thresholds listed in the *Electrical Characteristics* section under $V_{IL}$ and $V_{IH}$ . A 1-M $\Omega$ pulldown resistor ties the EN input to ground. If the EN pin is left open, the internal 1-M $\Omega$ pulldown resistor ensures that the device is turned into an OFF state by default. When the EN pin is low, and the output is in an OFF state, the output activates an internal pulldown resistance to discharge the output capacitance for fast turnoff. # 8 Applications and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 8.1 Application Information The LP5910 is designed to meet the requirements of RF and analog circuits, by providing low noise, high PSRR, low quiescent current, and low line or load transient response figures. The device offers excellent noise performance without the need for a noise bypass capacitor and is stable with input and output capacitors with a value of 1 $\mu$ F. The LP5910 delivers this performance in an industry-standard DSBGA package which, for this device, is specified with a $T_J$ of $-40^{\circ}$ C to $+125^{\circ}$ C. #### 8.2 Typical Application Figure 25 shows the typical application circuit for the LP5910. Input and output capacitances may need to be increased above 1-µF minimum for some applications. Figure 25. LP5910 Typical Application #### 8.2.1 Design Requirements For typical LP5910 applications, use the parameters listed in Table 1. **Table 1. Design Parameters** | DESIGN PARAMETER | EXAMPLE VALUE | |------------------------|----------------| | Input voltage | 1.3 V to 3.3 V | | Output voltage | 0.8 V to 2.3 V | | Output current | 300 mA | | Output capacitor range | 1 μF to 10 μF | #### 8.2.2 Detailed Design Procedure #### 8.2.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the LP5910 device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - Run thermal simulations to understand board thermal performance - Export customized schematic and layout into popular CAD formats - Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. #### 8.2.2.2 External Capacitors Like most low-dropout regulators, the LP5910 requires external capacitors for regulator stability. The device is specifically designed for portable applications requiring minimum board space and smallest components. These capacitors must be correctly selected for good performance. #### 8.2.2.3 Input Capacitor An input capacitor is required for stability. It is recommended that a 1-µF capacitor be connected from the LP5910 IN pin to ground. (This capacitance value may be increased without limit.) The input capacitor must be located a distance of not more than 1 cm from the IN pin and returned to a clean analog ground. Any good quality ceramic, tantalum, or film capacitor may be used at the input. #### **NOTE** Tantalum capacitors can suffer catastrophic failures due to surge current when connected to a low-impedance source of power (like a battery or a very large capacitor). If a tantalum capacitor is used at the input, it must be guaranteed by the manufacturer to have a surge current rating sufficient for the application. There are no requirements for the equivalent series resistance (ESR) on the input capacitor, but tolerance and temperature coefficient must be considered when selecting the capacitor to ensure the capacitance remains 1 $\mu$ F $\pm 30\%$ over the entire operating temperature range. #### 8.2.2.4 Output Capacitor For capacitance values in the range of 1 $\mu$ F to 4.7 $\mu$ F, ceramic capacitors are the smallest, least expensive and have the lowest ESR values, thus making them best for eliminating high frequency noise. The ESR of a typical 1- $\mu$ F ceramic capacitor is in the range of 20 m $\Omega$ to 40 m $\Omega$ , which easily meets the ESR requirement for stability for the LP5910. The temperature performance of ceramic capacitors varies by type. Most large value ceramic capacitors ( $\geq$ 2.2 $\mu$ F) are manufactured with Z5U or Y5V temperature characteristics, which results in the capacitance dropping by more than 50% as the temperature goes from 25°C to 85°C. A better choice for temperature coefficient in a ceramic capacitor is X7R. This type of capacitor is the most stable and holds the capacitance within ±15% over the temperature range. Tantalum capacitors are less desirable than ceramic for use as output capacitors because they are more expensive when comparing equivalent capacitance and voltage ratings in the 1-µF to 4.7-µF range. #### 8.2.2.5 Capacitor Characteristics The LP5910 is designed to work with ceramic capacitors on the input and output to take advantage of the benefits they offer. For capacitance values in the range of 1 $\mu$ F to 10 $\mu$ F, ceramic capacitors are the smallest, least expensive and have the lowest ESR values, thus making them best for eliminating high frequency noise. The ESR of a typical 1- $\mu$ F ceramic capacitor is in the range of 20 m $\Omega$ to 40 m $\Omega$ , which easily meets the ESR requirement for stability for the LP5910. A better choice for temperature coefficient in a ceramic capacitor is X7R. This type of capacitor is the most stable and holds the capacitance within $\pm 15\%$ over the temperature range. Tantalum capacitors are less desirable than ceramic for use as output capacitors because they are more expensive when comparing equivalent capacitance and voltage ratings in the $1-\mu F$ to $10-\mu F$ range. Another important consideration is that tantalum capacitors have higher ESR values than equivalent size ceramics. This means that while it may be possible to find a tantalum capacitor with an ESR value within the stable range, it would have to be larger in capacitance (which means bigger and more costly) than a ceramic capacitor with the same ESR value. Also, the ESR of a typical tantalum increases about 2:1 as the temperature goes from 25°C down to -40°C, so some guard band must be allowed. #### 8.2.2.6 Remote Capacitor Operation The LP5910 requires at least a 1-µF capacitor at the OUT pin, but there is no strict requirements about the location of the capacitor in regards to the pin. In practical designs the output capacitor may be located up to 10 cm away from the LDO. This means that there is no need to have a special capacitor close to the OUT pin if there is already respective capacitors in the system (like a capacitor at the input of supplied part). The remote capacitor feature helps user to minimize the number of capacitors in the system. As a good design practice, keep the wiring parasitic inductance at a minimum, using as wide as possible traces from the LDO output to the capacitors, keeping the LDO output trace layer as close as possible to ground layer and avoiding vias on the path. If there is a need to use vias, implement as many vias as possible between the connection layers. It is recommended to keep parasitic wiring inductance less than 35 nH. For the applications with fast load transients, an input capacitor is recommended, equal to or larger to the sum of the capacitance at the output node, for the best load-transient performance. #### 8.2.2.7 No-Load Stability The LP5910 remains stable, and in regulation, with no external load. #### 8.2.2.8 Enable Control The LP5910 may be switched to an ON or OFF state by a logic input at the EN pin. A voltage on this pin greater than $V_{IH}$ turns the device on, while a voltage less than $V_{IL}$ turns the device off. When the EN pin is low, the regulator output is off and the device typically consumes less than 1 $\mu$ A. Additionally, an output pulldown circuit is activated which ensures that any charge stored on $C_{OUT}$ is discharged to ground. If the application does not require the use of the shutdown feature, the EN pin can be tied directly to the IN pin to keep the regulator output permanently on. An internal 1-M $\Omega$ pulldown resistor ties the EN input to ground, ensuring that the device remains off if the EN pin is left open circuit. To ensure proper operation, the signal source used to drive the EN pin must be able to swing above and below the specified turn-on/off voltage thresholds listed in the *Electrical Characteristics* under V<sub>IL</sub> and V<sub>IH</sub>. **Table 2. Recommended Output Capacitor Specification** | PARAMETER | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |------------------------------------|---------------------------|-----|-----|-----|------| | Outrot associtor O | Capacitance for stability | 0.7 | 1 | 10 | μF | | Output capacitor, C <sub>OUT</sub> | ESR | 5 | | 500 | mΩ | #### 8.2.2.9 Power Dissipation Knowing the device power dissipation and proper sizing of the thermal plane connected to the tab or pad is critical to ensuring reliable operation. Device power dissipation depends on input voltage, output voltage, and load conditions and can be calculated with Equation 1. $$P_{D(MAX)} = (V_{IN(MAX)} - V_{OUT}) \times I_{OUT(MAX)}$$ (1) Power dissipation can be minimized, and greater efficiency can be achieved, by using the lowest available voltage drop option that would still be greater than the dropout voltage (V<sub>DO</sub>). However, keep in mind that higher voltage drops result in better dynamic (that is, PSRR and transient) performance. On the WSON (DRV) package, the primary conduction path for heat is through the exposed power pad to the PCB. To ensure the device does not overheat, connect the exposed pad, through thermal vias, to an internal ground plane with an appropriate amount of copper PCB area. On the DSBGA (YKA) package, the primary conduction path for heat is through the four bumps to the PCB. (4) The maximum allowable junction temperature $(T_{J(MAX)})$ determines maximum power dissipation allowed $(P_{D(MAX)})$ for the device package. Power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance $(R_{\theta JA})$ of the combined PCB and device package and the temperature of the ambient air $(T_A)$ , according to Equation 2 or Equation 3: $$T_{J(MAX)} = T_{A(MAX)} + (R_{\theta JA} \times P_{D(MAX)}) \tag{2}$$ $$P_{D(MAX)} = (T_{J(MAX)} - T_{A(MAX)}) / R_{\theta,JA}$$ (3) Unfortunately, this $R_{\theta JA}$ is highly dependent on the heat-spreading capability of the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The $R_{\theta JA}$ recorded in *Thermal Information* is determined by the specific EIA/JEDEC JESD51-7 standard for PCB and copper-spreading area, and is to be used only as a relative measure of package thermal performance. For a well-designed thermal layout, $R_{\theta JA}$ is actually the sum of the package junction-to-case (bottom) thermal resistance $(R_{\theta JCbot})$ plus the thermal resistance contribution by the PCB copper area acting as a heat sink. #### 8.2.2.10 Estimating Junction Temperature The EIA/JEDEC standard recommends the use of psi $(\Psi)$ thermal characteristics to estimate the junction temperatures of surface mount devices on a typical PCB board application. These characteristics are not true thermal resistance values, but rather package specific thermal characteristics that offer practical and relative means of estimating junction temperatures. These psi metrics are determined to be significantly independent of copper-spreading area. The key thermal characteristics $(\Psi_{JT}$ and $\Psi_{JB})$ are given in *Thermal Information* and are used in accordance with Equation 4 or Equation 5. $$T_{J(MAX)} = T_{TOP} + (\Psi_{JT} \times P_{D(MAX)})$$ #### where - P<sub>D(MAX)</sub> is explained in Equation 1. - T<sub>TOP</sub> is the temperature measured at the center-top of the device package. $$T_{J(MAX)} = T_{BOARD} + (\Psi_{JB} \times P_{D(MAX)})$$ #### where - P<sub>D(MAX)</sub> is explained in Equation 1. - T<sub>BOARD</sub> is the PCB surface temperature measured 1-mm from the device package and centered on the package edge. (5) For more information about the thermal characteristics $\Psi_{JT}$ and $\Psi_{JB}$ , see the TI Application Report: Semiconductor and IC Package Thermal Metrics (SPRA953), available for download at www.ti.com. For more information about measuring $T_{TOP}$ and $T_{BOARD}$ , see the TI Application Report: *Using New Thermal Metrics* (SBVA025), available for download at www.ti.com. For more information about the EIA/JEDEC JESD51 PCB used for validating $R_{\theta JA}$ , see the TI Application Report: Thermal Characteristics of Linear and Logic Packages Using JEDEC PCB Designs (SZZA017), available for download at www.ti.com. #### 8.2.3 Application Curves # 9 Power Supply Recommendations This device is designed to operate from an input supply voltage range of 1.3 V to 3.3 V. The input supply must be well regulated and free of spurious noise. To ensure that the LP5910 output voltage is well regulated and dynamic performance is optimum, the input supply must be at least $V_{OUT} + 0.5 V$ . # 10 Layout #### 10.1 Layout Guidelines The dynamic performance of the LP5910 is dependant on the layout of the PCB. PCB layout practices that are adequate for typical LDOs may degrade the PSRR, noise, or transient performance of the LP5910. Best performance is achieved by placing $C_{\text{IN}}$ and $C_{\text{OUT}}$ on the same side of the PCB as the LP5910 device, and as close as is practical to the package. The ground connections for $C_{\text{IN}}$ and $C_{\text{OUT}}$ must be back to the LP5910 GND pin using as wide and as short of a copper trace as is practical. Avoid connections using long trace lengths, narrow trace widths, and/or connections through vias. These add parasitic inductances and resistance that results in inferior performance especially during transient conditions. #### 10.2 Layout Examples Figure 28. LP5910 Typical DSBGA Layout #### **Layout Examples (continued)** Figure 29. LP5910 Typical WSON Layout # 10.3 DSBGA Mounting The DSBGA package requires specific mounting techniques, which are detailed in *AN-1112 DSBGA Wafer Level Chip Scale Package* (SNVA009). For best results during assembly, alignment ordinals on the PC board may be used to facilitate placement of the DSBGA device. # 10.4 DSBGA Light Sensitivity Exposing the DSBGA device to direct light may cause incorrect operation of the device. High intensity light sources such as halogen lamps can affect electrical performance if they are situated in close proximity to the device. The wavelengths that have the most detrimental effect are reds and infra-reds, which means that the fluorescent lighting used inside most buildings has little effect on performance. #### 11 器件和文档支持 #### 11.1 文档支持 #### 11.1.1 使用 WEBENCH® 工具创建定制设计 单击此处,使用 LP5910 器件并借助 WEBENCH® 电源设计器创建定制设计。 - 1. 在开始阶段键入输出电压 $(V_{IN})$ 、输出电压 $(V_{OUT})$ 和输出电流 $(I_{OUT})$ 要求。 - 2. 使用优化器拨盘优化关键设计参数,如效率、封装和成本。 - 3. 将生成的设计与德州仪器 (TI) 的其他解决方案进行比较。 WEBENCH Power Designer 提供一份定制原理图以及罗列实时价格和组件可用性的物料清单。 在多数情况下,可执行以下操作: - 运行电气仿真,观察重要波形以及电路性能 - 运行热性能仿真,了解电路板热性能 - 将定制原理图和布局方案导出至常用 CAD 格式 - 打印设计方案的 PDF 报告并与同事共享 有关 WEBENCH 工具的详细信息,请访问 www.ti.com/WEBENCH。 #### 11.1.2 相关文档 相关文档如下: - AN-1112 DSBGA 晶圆级芯片级封装 - 半导体和集成电路 (IC) 封装热度量 - 《使用新的热指标》 - 《采用 JEDEC PCB 设计的线性和逻辑封装散热特性》 # 11.2 接收文档更新通知 要接收文档更新通知,请导航至德州仪器 Tl.com.cn 上的器件产品文件夹。请单击右上角的通知我进行注册,即可收到任意产品信息更改每周摘要。有关更改的详细信息,请查看任意已修订文档中包含的修订历史记录。 #### 11.3 社区资源 下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。 TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。 设计支持 71 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。 #### 11.4 商标 E2E is a trademark of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.5 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 11.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 12 机械、封装和可订购信息 以下页面包括机械、封装和可订购信息。这些信息是指定器件的最新可用数据。这些数据发生变化时,我们可能不会另行通知或修订此文档。如欲获取此产品说明书的浏览器版本,请参阅左侧的导航栏。 LP5910-1.1BYKA YKA0004-C01 # **PACKAGE OUTLINE** # DSBGA - 0.44 mm max height DIE SIZE BALL GRID ARRAY #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. www.ti.com 图 30. # LP5910-1.1BYKA # **EXAMPLE BOARD LAYOUT** # YKA0004-C01 # DSBGA - 0.44 mm max height DIE SIZE BALL GRID ARRAY NOTES: (continued) 3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009). # LP5910-1.1BYKA # **EXAMPLE STENCIL DESIGN** # YKA0004-C01 DSBGA - 0.44 mm max height DIE SIZE BALL GRID ARRAY NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. www.ti.com 24-Jun-2021 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | LP5910-0.9YKAR | ACTIVE | DSBGA | YKA | 4 | 3000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | D | Samples | | LP5910-1.0DRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 59A | Samples | | LP5910-1.0YKAR | ACTIVE | DSBGA | YKA | 4 | 3000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | А | Samples | | LP5910-1.1BYKAR | ACTIVE | DSBGA | YKA | 4 | 3000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | Т | Samples | | LP5910-1.1BYKAT | ACTIVE | DSBGA | YKA | 4 | 250 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | Т | Samples | | LP5910-1.1YKAR | ACTIVE | DSBGA | YKA | 4 | 3000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | E | Samples | | LP5910-1.2YKAR | ACTIVE | DSBGA | YKA | 4 | 3000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | В | Samples | | LP5910-1.725YKAR | ACTIVE | DSBGA | YKA | 4 | 3000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | N | Samples | | LP5910-1.825YKAR | ACTIVE | DSBGA | YKA | 4 | 3000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | 0 | Samples | | LP5910-1.825YKAT | ACTIVE | DSBGA | YKA | 4 | 250 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | 0 | Samples | | LP5910-1.8DRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 59C | Samples | | LP5910-1.8DRVT | ACTIVE | WSON | DRV | 6 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 59C | Samples | | LP5910-1.8YKAR | ACTIVE | DSBGA | YKA | 4 | 3000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | С | Samples | | LP5910-1.8YKAT | ACTIVE | DSBGA | YKA | 4 | 250 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | С | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. <sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". # PACKAGE OPTION ADDENDUM www.ti.com 24-Jun-2021 RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 8-May-2021 #### TAPE AND REEL INFORMATION # TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 - | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LP5910-0.9YKAR | DSBGA | YKA | 4 | 3000 | 180.0 | 8.4 | 0.8 | 0.8 | 0.47 | 2.0 | 8.0 | Q1 | | LP5910-1.0DRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | LP5910-1.0YKAR | DSBGA | YKA | 4 | 3000 | 180.0 | 8.4 | 0.8 | 0.8 | 0.47 | 2.0 | 8.0 | Q1 | | LP5910-1.1BYKAR | DSBGA | YKA | 4 | 3000 | 180.0 | 8.4 | 8.0 | 8.0 | 0.47 | 4.0 | 8.0 | Q1 | | LP5910-1.1BYKAT | DSBGA | YKA | 4 | 250 | 180.0 | 8.4 | 8.0 | 8.0 | 0.47 | 4.0 | 8.0 | Q1 | | LP5910-1.1YKAR | DSBGA | YKA | 4 | 3000 | 180.0 | 8.4 | 8.0 | 8.0 | 0.47 | 4.0 | 8.0 | Q1 | | LP5910-1.2YKAR | DSBGA | YKA | 4 | 3000 | 180.0 | 8.4 | 0.8 | 8.0 | 0.47 | 2.0 | 8.0 | Q1 | | LP5910-1.725YKAR | DSBGA | YKA | 4 | 3000 | 180.0 | 8.4 | 8.0 | 8.0 | 0.47 | 4.0 | 8.0 | Q1 | | LP5910-1.825YKAR | DSBGA | YKA | 4 | 3000 | 180.0 | 8.4 | 0.8 | 8.0 | 0.47 | 4.0 | 8.0 | Q1 | | LP5910-1.825YKAT | DSBGA | YKA | 4 | 250 | 180.0 | 8.4 | 0.8 | 8.0 | 0.47 | 4.0 | 8.0 | Q1 | | LP5910-1.8DRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | LP5910-1.8DRVT | WSON | DRV | 6 | 250 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | LP5910-1.8YKAR | DSBGA | YKA | 4 | 3000 | 180.0 | 8.4 | 0.8 | 8.0 | 0.47 | 4.0 | 8.0 | Q1 | | LP5910-1.8YKAT | DSBGA | YKA | 4 | 250 | 180.0 | 8.4 | 8.0 | 8.0 | 0.47 | 4.0 | 8.0 | Q1 | www.ti.com 8-May-2021 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | LP5910-0.9YKAR | DSBGA | YKA | 4 | 3000 | 182.0 | 182.0 | 20.0 | | LP5910-1.0DRVR | WSON | DRV | 6 | 3000 | 182.0 | 182.0 | 20.0 | | LP5910-1.0YKAR | DSBGA | YKA | 4 | 3000 | 182.0 | 182.0 | 20.0 | | LP5910-1.1BYKAR | DSBGA | YKA | 4 | 3000 | 182.0 | 182.0 | 20.0 | | LP5910-1.1BYKAT | DSBGA | YKA | 4 | 250 | 182.0 | 182.0 | 20.0 | | LP5910-1.1YKAR | DSBGA | YKA | 4 | 3000 | 182.0 | 182.0 | 20.0 | | LP5910-1.2YKAR | DSBGA | YKA | 4 | 3000 | 182.0 | 182.0 | 20.0 | | LP5910-1.725YKAR | DSBGA | YKA | 4 | 3000 | 182.0 | 182.0 | 20.0 | | LP5910-1.825YKAR | DSBGA | YKA | 4 | 3000 | 182.0 | 182.0 | 20.0 | | LP5910-1.825YKAT | DSBGA | YKA | 4 | 250 | 182.0 | 182.0 | 20.0 | | LP5910-1.8DRVR | WSON | DRV | 6 | 3000 | 182.0 | 182.0 | 20.0 | | LP5910-1.8DRVT | WSON | DRV | 6 | 250 | 182.0 | 182.0 | 20.0 | | LP5910-1.8YKAR | DSBGA | YKA | 4 | 3000 | 182.0 | 182.0 | 20.0 | | LP5910-1.8YKAT | DSBGA | YKA | 4 | 250 | 182.0 | 182.0 | 20.0 | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4206925/F PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature - number SLUA271 (www.ti.com/lit/slua271). 5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. DIE SIZE BALL GRID ARRAY #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. DIE SIZE BALL GRID ARRAY NOTES: (continued) 3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009). DIE SIZE BALL GRID ARRAY NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. # 重要声明和免责声明 TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款 (https://www.ti.com.cn/zh-cn/legal/termsofsale.html) 或 ti.com.cn 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码:200122 Copyright © 2021 德州仪器半导体技术(上海)有限公司