











LM3478Q-Q1

ZHCSI45 - APRIL 2018

## 适用于开关稳压器的 LM3478Q-Q1 高效率、低侧 N 沟道控制器

#### 特性

- LM3478Q-Q1 符合 AEC-Q100 标准且采用汽车级 工艺流程制造
- 8 引线 VSSOP-8
- 具备 1A 峰值电流能力的内部推挽驱动器
- 电流限制和热关断
- 通过电容器和电阻器优化的频率补偿
- 内部软启动
- 电流模式运行
- 带有迟滞功能的欠压闭锁
- 使用 LM3478 并借助 WEBENCH 电源设计器创建 定制设计方案

#### 2 应用

- 分布式电源系统
- 电池充电器
- 离线电源
- 电信电源
- 汽车电源系统
- 2.97V 至 40V 的宽电源电压范围
- 100kHz 到 1MHz 的可调节时钟频率范围
- ±2.5%(过热保护)内部基准
- 10µA 关断电流(过热保护)

#### 3 说明

LM3478Q-Q1 是适用于开关稳压器的多功能低侧 N 沟 道 MOSFET 控制器。它适用于需要低侧 MOSFET 的 拓扑,如升压、反激、SEPIC等。此外,LM3478Q-Q1 还能够以极高的开关频率运行,以缩小总体解决方 案规模。LM3478Q-Q1的开关频率可通过单个外部电 阻器调整为介于 100kHz 和 1MHz 之间的任意值。除 了逐周期电流限制外,电流模式控制还可以提供出色的 带宽和瞬态响应。可以使用单个外部电阻器对输出电流 进行编程。

LM3478Q-Q1 内置 热关断、短路保护、过压保护等特 性。节能关断模式可以将总电源电流降低至 5µA 并允 许进行电源定序。内部软启动会在启动时限制浪涌电 流。

器件信息(1)

| 器件型号       | 封装        | 封装尺寸 (标称值)      |
|------------|-----------|-----------------|
| LM3478Q-Q1 | VSSOP (8) | 3.00mm x 3.00mm |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附

#### 典型的高效升压转换器







# 目录

| 1<br>2<br>3 | 特性                                   | 8  | 7.4 Device Functional Modes  | 16 |
|-------------|--------------------------------------|----|------------------------------|----|
| 4           | 修订历史记录 2                             | _  | 8.2 Typical Applications     |    |
| 5           | Pin Configuration and Functions3     | 9  | Power Supply Recommendations | 28 |
| 6           | Specifications4                      | 10 | Layout                       | 28 |
|             | 6.1 Absolute Maximum Ratings 4       |    | 10.1 Layout Guidelines       | 28 |
|             | 6.2 ESD Ratings - LM3478Q-Q1         |    | 10.2 Layout Example          | 29 |
|             | 6.3 Recommended Operating Conditions | 11 | 器件和文档支持                      | 30 |
|             | 6.4 Thermal Information5             |    | 11.1 使用 WEBENCH 工具创建定制设计     | 30 |
|             | 6.5 Electrical Characteristics5      |    | 11.2 接收文档更新通知                | 30 |
|             | 6.6 Typical Characteristics          |    | 11.3 文档支持                    | 30 |
| 7           | Detailed Description 11              |    | 11.4 商标                      | 30 |
| •           | 7.1 Overview                         |    | 11.5 静电放电警告                  | 30 |
|             | 7.2 Functional Block Diagram         |    | 11.6 术语表                     | 30 |
|             | 7.3 Feature Description              | 12 | 机械、封装和可订购信息                  | 30 |

# 4 修订历史记录

| 日期         | 修订版本 | 说明                                                                            |
|------------|------|-------------------------------------------------------------------------------|
| 2018 年 4 月 | *    | LM3478Q-Q1 初始发行版(文献编号<br>SNVSAX8)请参阅 LM3478 器件(文献编号<br>SNVS085),了解商用级器件修订历史记录 |



# **5 Pin Configuration and Functions**



#### **Pin Functions**

| PIN              | PIN |     | DESCRIPTION                                                                                                                                                                                                                           |
|------------------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME             | NO. | I/O | DESCRIPTION                                                                                                                                                                                                                           |
| I <sub>SEN</sub> | 1   | I   | Current sense input pin. Voltage generated across an external sense resistor is fed into this pin.                                                                                                                                    |
| COMP             | 2   | I   | Compensation pin. A resistor, capacitor combination connected to this pin provides compensation for the control loop.                                                                                                                 |
| FB               | 3   | I   | Feedback pin. The output voltage should be adjusted using a resistor divider to provide 1.26 V at this pin.                                                                                                                           |
| AGND             | 4   | G   | Analog ground pin.                                                                                                                                                                                                                    |
| PGND             | 5   | G   | Power ground pin.                                                                                                                                                                                                                     |
| DR               | 6   | 0   | Drive pin. The gate of the external MOSFET should be connected to this pin.                                                                                                                                                           |
| FA/SD            | 7   | I   | Frequency adjust and Shutdown pin. A resistor connected to this pin sets the oscillator frequency. A high level on this pin for longer than 30 μs will turn the device off. The device will then draw less than 10μA from the supply. |
| V <sub>IN</sub>  | 8   | Р   | Power Supply Input pin.                                                                                                                                                                                                               |

# TEXAS INSTRUMENTS

#### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature (unless otherwise noted) (1)

|                                  |                     | MIN                       | MAX                    | UNIT |  |
|----------------------------------|---------------------|---------------------------|------------------------|------|--|
| Input Voltage                    |                     |                           | 45                     | V    |  |
| FB Pin Voltage                   |                     | −0.4< V                   | V <sub>FB</sub> < 7    | V    |  |
| FA/SD Pin Voltage                |                     | -0.4 < V <sub>FA/SD</sub> | V <sub>FA/SD</sub> < 7 | V    |  |
| Peak Driver Output Curre (<10µs) | ent                 |                           | 1                      | А    |  |
| Power Dissipation                |                     | Internally                | Internally Limited     |      |  |
| Junction Temperature             |                     |                           | +150                   | °C   |  |
| Lead Temperature                 | Vapor Phase (60 s)  |                           | 215                    | °C   |  |
|                                  | Infrared (15 s)     |                           | 260                    | °C   |  |
| DR Pin Voltage                   |                     | -0.4 ≤ VDR                | VDR ≤ 8                | V    |  |
| I <sub>SEN</sub> Pin Voltage     |                     |                           | 500                    | mV   |  |
| T <sub>stg</sub>                 | Storage temperature | -65                       | 150                    | °C   |  |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings - LM3478Q-Q1

|                    |                                            |                                 |                              | VALUE | UNIT |
|--------------------|--------------------------------------------|---------------------------------|------------------------------|-------|------|
|                    | Human body model (HBM), per AEC            | ±2000                           |                              |       |      |
| V <sub>(ESD)</sub> | V <sub>(ESD)</sub> Electrostatic discharge | Charged device model (CDM), per | Other pins                   | ±750  | V    |
|                    |                                            | AEC Q100-011                    | Corner pins (1, 4, 5, and 8) | ±750  |      |

<sup>(1)</sup> AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                            | MIN                    | NOM MAX               | UNIT |
|----------------------------|------------------------|-----------------------|------|
| Supply Voltage             | 2.97 ≤ V <sub>IN</sub> | V <sub>IN</sub> ≤ 40  | V    |
| Junction Temperature Range | -40 ≤ T <sub>J</sub>   | T <sub>J</sub> ≤ +125 | °C   |
| Switching Frequency        | 100 ≤ F <sub>SW</sub>  | F <sub>SW</sub> ≤ 1   | MHz  |



#### 6.4 Thermal Information

|                      |                                              | LM3478Q-Q1 |      |
|----------------------|----------------------------------------------|------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DGK        | UNIT |
|                      |                                              | 8 PINS     |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 157.2      | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 49.9       | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 77.1       | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 4.7        | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 75.8       | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### 6.5 Electrical Characteristics

Unless otherwise specified,  $V_{IN}$  = 12V,  $R_{FA}$  = 40k $\Omega$ ,  $T_{J}$  = 25°C

|                                  | PARAMETER                            | TEST CONDITIONS                                                                          | MIN    | TYP             | MAX    | UNIT |  |
|----------------------------------|--------------------------------------|------------------------------------------------------------------------------------------|--------|-----------------|--------|------|--|
|                                  |                                      | $V_{COMP} = 1.4V, 2.97 \le V_{IN} \le 40V$                                               | 1.2416 | 1.26            | 1.2843 |      |  |
| V <sub>FB</sub> Feedback Voltage |                                      | $V_{COMP} = 1.4V, 2.97 \le V_{IN} \le 40V, -40^{\circ}C$<br>$\le T_{J} \le 125^{\circ}C$ | 1.228  |                 | 1.292  | V    |  |
| $\Delta V_{LINE}$                | Feedback Voltage Line<br>Regulation  | 2.97 ≤ V <sub>IN</sub> ≤ 40V                                                             |        | 0.001           |        | %/V  |  |
| $\Delta V_{LOAD}$                | Output Voltage Load<br>Regulation    | I <sub>EAO</sub> Source/Sink                                                             |        |                 | ±0.5   | %/A  |  |
| V                                | Input Undervoltage                   |                                                                                          |        | 2.85            |        | V    |  |
| V <sub>UVLO</sub>                | Lock-out                             | -40°C ≤ T <sub>J</sub> ≤ 125°C                                                           |        |                 | 2.97   | V    |  |
| $V_{\text{UV(HYS)}}$             | Input Undervoltage                   |                                                                                          |        | 170             |        | mV   |  |
|                                  | Lock-out Hysteresis                  | -40°C ≤ T <sub>J</sub> ≤ 125°C                                                           | 130    |                 | 210    | IIIV |  |
| _                                | Nominal Switching                    | $R_{FA} = 40K\Omega$                                                                     |        | 400             | kHz    |      |  |
| F <sub>nom</sub>                 | Frequency                            | $R_{FA} = 40K\Omega, -40^{\circ}C \le T_{J} \le 125^{\circ}C$ 350                        |        | 440             | KI IZ  |      |  |
| R <sub>DS1 (ON)</sub>            | Driver Switch On Resistance (top)    | I <sub>DR</sub> = 0.2A, V <sub>IN</sub> = 5V                                             |        | 16              |        | Ω    |  |
| R <sub>DS2 (ON)</sub>            | Driver Switch On Resistance (bottom) | I <sub>DR</sub> = 0.2A                                                                   |        | 4.5             |        | 72   |  |
| \ /                              | Maximum Drive Voltage                | V <sub>IN</sub> < 7.2V                                                                   |        | V <sub>IN</sub> |        | V    |  |
| V <sub>DR (max)</sub>            | Swing <sup>(1)</sup>                 | V <sub>IN</sub> ≥ 7.2V                                                                   |        | 7.2             |        | V    |  |
| D <sub>max</sub>                 | Maximum Duty Cycle (2)               |                                                                                          |        | 100%            |        |      |  |
|                                  | Minimum On Time                      |                                                                                          |        | 325             |        | 20   |  |
| T <sub>min</sub> (on)            | Minimum On Time                      | -40°C ≤ T <sub>J</sub> ≤ 125°C                                                           | 210    |                 | 600    | ns   |  |
|                                  | Supply Current (non-                 | See (3)                                                                                  |        | 2.7             |        | A    |  |
| I <sub>SUPPLY</sub>              | switching)                           | See <sup>(3)</sup> , −40°C ≤ T <sub>J</sub> ≤ 125°C                                      |        |                 | 3.3    | mA   |  |
|                                  | Quiescent Current in                 | V <sub>FA/SD</sub> = 5V <sup>(4)</sup> , V <sub>IN</sub> = 5V                            |        | 5               |        |      |  |
| IQ                               | Shutdown Mode                        | $V_{FA/SD} = 5V^{(4)}, V_{IN} = 5V, -40^{\circ}C \le T_{J} \le 125^{\circ}C$             |        |                 | 10     | μA   |  |
| V                                | Current Sense                        | V <sub>IN</sub> = 5V                                                                     | 135    | 156             | 180    | m\/  |  |
| V <sub>SENSE</sub>               | Threshold Voltage                    | $V_{IN} = 5V$ , $-40$ °C $\leq T_J \leq 125$ °C                                          | 125    |                 | 190    | mV   |  |
| V                                | Short-Circuit Current                | V <sub>IN</sub> = 5V                                                                     |        | 343             |        | m\/  |  |
| $V_{SC}$                         | Limit Sense Voltage                  | $V_{IN} = 5V, -40^{\circ}C \le T_{J} \le 125^{\circ}C$                                   | 250    |                 | 415    | mV   |  |

<sup>(1)</sup> The voltage on the drive pin,  $V_{DR}$  is equal to the input voltage when input voltage is less than 7.2 V.  $V_{DR}$  is equal to 7.2 V when the input voltage is greater than or equal to 7.2 V.

<sup>(2)</sup> The limits for the maximum duty cycle can not be specified since the part does not permit less than 100% maximum duty cycle operation.

<sup>(3)</sup> For this test, the FA/SD pin is pulled to ground using a 40-K resistor.

<sup>(4)</sup> For this test, the FA/SD pin is pulled to 5 V using a 40-K resistor.

# TEXAS INSTRUMENTS

#### **Electrical Characteristics (continued)**

Unless otherwise specified,  $V_{IN}$  = 12V,  $R_{FA}$  = 40k $\Omega$ ,  $T_J$  = 25°C

|                       | PARAMETER                                         | TEST CONDITIONS                                                                                      | MIN  | TYP  | MAX  | UNIT |  |
|-----------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------|------|------|------|------|--|
| V                     | Internal Compensation                             | V <sub>IN</sub> = 5V                                                                                 |      | 92   |      | \/   |  |
| $V_{SL}$              | Ramp Voltage                                      | $V_{IN} = 5V, -40^{\circ}C \le T_{J} \le 125^{\circ}C$                                               | 52   |      | 132  | mV   |  |
| V <sub>SL</sub> ratio | V <sub>SL</sub> /V <sub>SENSE</sub>               |                                                                                                      | 0.30 | 0.49 | 0.70 |      |  |
|                       |                                                   | $V_{COMP} = 1.4V$                                                                                    | 32   | 50   |      |      |  |
|                       | Output Over-voltage                               | V <sub>COMP</sub> = 1.4V, −40°C ≤ T <sub>J</sub> ≤ 125°C                                             | 25   |      |      |      |  |
| $V_{OVP}$             | Protection (with respect to feedback voltage) (5) | VSSOP Package                                                                                        |      |      | 78   | mV   |  |
|                       | 3.,                                               | VSSOP Package, −40°C ≤ T <sub>J</sub> ≤ 125°C                                                        |      |      | 85   |      |  |
| V <sub>OVP(HYS)</sub> | Output Over-Voltage                               | V <sub>COMP</sub> = 1.4V                                                                             |      | 60   |      | \/   |  |
|                       | Protection Hysteresis (5)                         | V <sub>COMP</sub> = 1.4V, −40°C ≤ T <sub>J</sub> ≤ 125°C                                             | 20   |      | 110  | mV   |  |
| 0                     | Error Amplifier                                   | V <sub>COMP</sub> = 1.4V, I <sub>EAO</sub> = 100μA<br>(Source/Sink)                                  | 600  | 800  | 1000 | μS   |  |
| Gm                    | Transconductance                                  | $V_{COMP} = 1.4V$ , $I_{EAO} = 100\mu A$<br>(Source/Sink), $-40^{\circ}C \le T_{J} \le 125^{\circ}C$ | 365  |      | 1265 |      |  |
| ٨                     | Error Amplifier Voltage                           | V <sub>COMP</sub> = 1.4V, I <sub>EAO</sub> = 100μA<br>(Source/Sink)                                  |      | 38   |      | \/\/ |  |
| A <sub>VOL</sub>      | Gain                                              | $V_{COMP} = 1.4V$ , $I_{EAO} = 100\mu A$<br>(Source/Sink), $-40^{\circ}C \le T_{J} \le 125^{\circ}C$ | 26   |      | 44   | V/V  |  |
| I <sub>EAO</sub>      |                                                   | Source, V <sub>COMP</sub> = 1.4V, V <sub>FB</sub> = 0V                                               | 80   | 110  | 140  | μΑ   |  |
|                       | Error Amplifier Output                            | Source, $V_{COMP} = 1.4V$ , $V_{FB} = 0V$ , $-40^{\circ}C$<br>$\leq T_{J} \leq 125^{\circ}C$         | 50   |      | 180  |      |  |
|                       | Current (Source/ Sink)                            | Sink, V <sub>COMP</sub> = 1.4V, V <sub>FB</sub> = 1.4V                                               | -100 | -140 | -180 | μА   |  |
|                       |                                                   | Sink, $V_{COMP} = 1.4V$ , $V_{FB} = 1.4V$ , $-40^{\circ}C$<br>$\leq T_{J} \leq 125^{\circ}C$         | -85  |      | -185 |      |  |
| V <sub>EAO</sub>      | Error Amplifier Output<br>Voltage Swing           | Upper Limit, V <sub>FB</sub> = 0V, COMP Pin = Floating                                               |      | 2.2  |      | V    |  |
|                       |                                                   | Upper Limit, $V_{FB} = 0V$ , COMP Pin = Floating, $-40^{\circ}C \le T_{J} \le 125^{\circ}C$          | 1.8  |      | 2.4  |      |  |
|                       |                                                   | Lower Limit, V <sub>FB</sub> = 1.4V                                                                  |      | 0.56 |      |      |  |
|                       |                                                   | Lower Limit, $V_{FB} = 1.4V$ , $-40$ °C $\leq T_J \leq 125$ °C                                       | 0.2  |      | 1.0  | V    |  |
| T <sub>SS</sub>       | Internal Soft-Start Delay                         | V <sub>FB</sub> = 1.2V, V <sub>COMP</sub> = Floating                                                 |      | 4    |      | ms   |  |
| T <sub>r</sub>        | Drive Pin Rise Time                               | Cgs = 3000pf, $V_{DR} = 0$ to 3V                                                                     |      | 25   |      | ns   |  |
| T <sub>f</sub>        | Drive Pin Fall Time                               | Cgs = 3000pf, $V_{DR} = 0$ to 3V                                                                     |      | 25   |      | ns   |  |
|                       | Shutdown threshold (6)                            | Output = High                                                                                        |      | 1.27 |      | V    |  |
| V                     |                                                   | Output = High, −40°C ≤ T <sub>J</sub> ≤ 125°C                                                        |      |      | 1.4  | V    |  |
| $V_{SD}$              |                                                   | Output = Low                                                                                         |      | 0.65 |      | \/   |  |
|                       |                                                   | Output = Low, −40°C ≤ T <sub>J</sub> ≤ 125°C                                                         |      |      | 0.3  | V    |  |
|                       | Chutdown Dia Correct                              | V <sub>SD</sub> = 5V                                                                                 |      | -1   |      | ^    |  |
| I <sub>SD</sub>       | Shutdown Pin Current                              | V <sub>SD</sub> = 0V                                                                                 |      | +1   |      | μA   |  |
| I <sub>FB</sub>       | Feedback Pin Current                              |                                                                                                      |      | 15   |      | nA   |  |
| T <sub>SD</sub>       | Thermal Shutdown                                  |                                                                                                      |      | 165  |      | °C   |  |
| T <sub>sh</sub>       | Thermal Shutdown<br>Hysteresis                    |                                                                                                      |      | 10   |      | °C   |  |
|                       |                                                   |                                                                                                      |      |      |      |      |  |

<sup>(5)</sup> The over-voltage protection is specified with respect to the feedback voltage. This is because the over-voltage protection tracks the feedback voltage. The over-voltage protection threshold is given by adding the feedback voltage, V<sub>FB</sub> to the over-voltage protection specification.

<sup>(6)</sup> The FA/SD pin should be pulled to V<sub>IN</sub> through a resistor to turn the regulator off. The voltage on the FA/SD pin must be above the maximum limit for Output = High to keep the regulator off and must be below the limit for Output = Low to keep the regulator on.



6.6 Typical Characteristics

Unless otherwise specified,  $V_{IN} = 12V$ ,  $T_J = 25$ °C.



Figure 1.  $I_Q$  vs Input Voltage (Shutdown)

Figure 2.  $I_{Supply}$  vs Input Voltage (Non-Switching)





Figure 3. I<sub>Supply</sub> vs V<sub>IN</sub> (Switching)

Figure 4. Switching Frequency vs R<sub>FA</sub>





Figure 5. Frequency vs Temperature

Figure 6. Drive Voltage vs Input Voltage

#### TEXAS INSTRUMENTS

#### **Typical Characteristics (continued)**

Unless otherwise specified,  $V_{IN} = 12V$ ,  $T_J = 25$ °C.



Figure 7. Current Sense Threshold vs Input Voltage



Figure 8. COMP Pin Voltage vs Load Current



Figure 9. Efficiency vs Load Current (3.3-V Input and 12-V Output)



Figure 10. Efficiency vs Load Current (5-V Input and 12-V Output)



Figure 11. Efficiency vs Load Current (9-V Input and 12-V Output)



Figure 12. Efficiency vs Load Current (3.3-V Input and 5-V Output)



#### **Typical Characteristics (continued)**

Unless otherwise specified,  $V_{IN} = 12V$ ,  $T_J = 25$ °C



Figure 13. Error Amplifier Gain



Figure 14. Error Amplifier Phase



Figure 15. COMP Pin Source Current vs Temperature



Figure 16. Short Circuit Sense Voltage vs Input Voltage



Figure 17. Compensation Ramp vs Compensation Resistor



Figure 18. Shutdown Threshold Hysteresis vs Temperature

# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**

Unless otherwise specified,  $V_{IN} = 12V$ ,  $T_J = 25$ °C.





7 Detailed Description

## 7.1 Overview

www.ti.com.cn

TheLM3478Q-Q1 device uses a fixed frequency, Pulse Width Modulated (PWM) current mode control architecture. The *Functional Block Diagram* shows the basic functionality. In a typical application circuit, the peak current through the external MOSFET is sensed through an external sense resistor. The voltage across this resistor is fed into the I<sub>SEN</sub> pin. This voltage is fed into the positive input of the PWM comparator. The output voltage is also sensed through an external feedback resistor divider network and fed into the error amplifier negative input (feedback pin, FB). The output of the error amplifier (COMP pin) is added to the slope compensation ramp and fed into the negative input of the PWM comparator. At the start of any switching cycle, the oscillator sets the RS latch using the switch logic block. This forces a high signal on the DR pin (gate of the external MOSFET) and the external MOSFET turns on. When the voltage on the positive input of the PWM comparator exceeds the negative input, the RS latch is reset and the external MOSFET turns off.

The voltage sensed across the sense resistor generally contains spurious noise spikes, as shown in Figure 20. These spikes can force the PWM comparator to reset the RS latch prematurely. To prevent these spikes from resetting the latch, a blank-out circuit inside the IC prevents the PWM comparator from resetting the latch for a short duration after the latch is set. This duration is about 325 ns and is called the blanking interval and is specified as minimum on-time in the Electrical Characteristics section. Under extremely light-load or no-load conditions, the energy delivered to the output capacitor when the external MOSFET in on during the blanking interval is more than what is delivered to the load. An over-voltage comparator inside theLM3478Q-Q1 prevents the output voltage from rising under these conditions. The over-voltage comparator senses the feedback (FB pin) voltage and resets the RS latch. The latch remains in reset state until the output decays to the nominal value.



Figure 20. Basic Operation of the PWM Comparator

# TEXAS INSTRUMENTS

#### 7.2 Functional Block Diagram



Copyright © 2017, Texas Instruments Incorporated

#### 7.3 Feature Description

#### 7.3.1 Overvoltage Protection

The LM3478Q-Q1 has over voltage protection (OVP) for the output voltage. OVP is sensed at the feedback pin (pin 3). If at anytime the voltage at the feedback pin rises to  $V_{FB}$ +  $V_{OVP}$ , OVP is triggered. See *Electrical Characteristics* section for limits on  $V_{FB}$  and  $V_{OVP}$ .

OVP will cause the drive pin to go low, forcing the power MOSFET off. With the MOSFET off, the output voltage will drop. TheLM3478Q-Q1 begins switching again when the feedback voltage reaches  $V_{FB}$  + ( $V_{OVP}$  -  $V_{OVP(HYS)}$ ). See *Electrical Characteristics* for limits on  $V_{OVP(HYS)}$ .

OVP can be triggered if the unregulated input voltage crosses 7.2 V, the output voltage will react as shown in Figure 21. The internal bias of the LM3478Q-Q1 comes from either the internal LDO as shown in the block diagram or the voltage at the Vin pin is used directly. At Vin voltages lower than 7.2 V the internal IC bias is the Vin voltage and at voltages above 7.2V the internal LDO of the LM3478Q-Q1 provides the bias. At the switch over threshold at 7.2 V a sudden small change in bias voltage is seen by all the internal blocks of the LM3478Q-Q1. The control voltage shifts because of the bias change, the PWM comparator tries to keep regulation. To the PWM comparator, the scenario is identical to a step change in the load current, so the response at the output voltage is the same as would be observed in a step load change. Hence, the output voltage overshoot here can also trigger OVP. The LM3478Q-Q1 will regulate in hysteretic mode for several cycles, or may not recover and simply stay in hysteretic mode until the load current drops or Vin is not crossing the 7.2 V threshold anymore. Note that the output is still regulated in hysteretic mode.



## **Feature Description (continued)**

Depending on the requirements of the application, there is some influence one has over this effect. The threshold of 7.2 V can be shifted to higher voltages by adding a resistor in series with  $V_{IN}$ . In case  $V_{IN}$  is right at the threshold of 7.2 V, the threshold could cross over and over due to some slight ripple on  $V_{IN}$ . To minimize the effect on the output voltage one can filter the  $V_{IN}$  pin with an RC filter.



Figure 21. The Feedback Voltage Experiences an Oscillation if the Input Voltage crosses the 7.2-V
Internal Bias Threshold

#### 7.3.2 Slope Compensation Ramp

The LM3478Q-Q1 uses a current mode control scheme. The main advantages of current mode control are inherent cycle-by-cycle current limit for the switch and simpler control loop characteristics. It is also easy to parallel power stages using current mode control since current sharing is automatic. However, current mode control has an inherent instability for duty cycles greater than 50%, as shown in Figure 22.

A small increase in the load current causes the switch current to increase by  $\Delta I_0$ . The effect of this load change is  $\Delta I_1$ .

The two solid waveforms shown are the waveforms compared at the internal pulse width modulator, used to generate the MOSFET drive signal. The top waveform with the slope  $S_e$  is the internally generated control waveform  $V_C$ . The bottom waveform with slopes  $S_n$  and  $S_f$  is the sensed inductor current waveform  $V_{SEN}$ .



Figure 22. Sub-Harmonic Oscillation for D>0.5 and Compensation Ramp to Avoid Sub-Harmonic Oscillation

Sub-harmonic Oscillation can be easily understood as a geometric problem. If the control signal does not have slope, the slope representing the inductor current ramps up until the control signal is reached and then slopes down again. If the duty cycle is above 50%, any perturbation will not converge but diverge from cycle to cycle and causes sub-harmonic oscillation.

It is apparent that the difference in the inductor current from one cycle to the next is a function of  $S_n$ ,  $S_f$  and  $S_e$  as shown in Equation 1.

# TEXAS INSTRUMENTS

#### **Feature Description (continued)**

$$\Delta I_n = \frac{S_f - S_e}{S_n + S_e} \Delta I_{n-1} \tag{1}$$

Hence, if the quantity  $(S_f - S_e)/(S_n + S_e)$  is greater than 1, the inductor current diverges and sub-harmonic oscillation results. This counts for all current mode topologies. The LM3478Q-Q1 has some internal slope compensation  $V_{SL}$  which is enough for many applications above 50% duty cycle to avoid sub-harmonic oscillation .

For boost applications, the slopes S<sub>e</sub>, S<sub>f</sub> and S<sub>n</sub> can be calculated with Equation 2, Equation 3, and Equation 4.

$$S_{e} = V_{SL} \times f_{S} \tag{2}$$

$$S_{f} = R_{sen} x \left( V_{OUT} - V_{IN} \right) / L \tag{3}$$

$$S_n = V_{IN} \times R_{sen} / L \tag{4}$$

When S<sub>e</sub> increases, then the factor that determines if sub-harmonic oscillation will occur decreases. When the duty cycle is greater than 50%, and the inductance becomes less, the factor increases.

For more flexibility, slope compensation can be increased by adding one external resistor,  $R_{SL}$ , in the  $I_{SEN}$ 's path. Figure 23 shows the setup. The externally generated slope compensation is then added to the internal slope compensation of the LM3478Q-Q1. When using external slope compensation, the formula for  $S_e$  becomes:

$$S_{e} = (V_{SL} + (K \times R_{SL})) \times f_{s}$$

$$(5)$$

A typical value for factor K is 40 µA.

The factor changes with switching frequency. Figure 24 is used to determine the factor K for individual applications and Equation 6 gives the factor K.

$$K = \Delta V_{SL} / R_{SL}$$
 (6)

It is a good design practice to only add as much slope compensation as needed to avoid sub-harmonic oscillation. Additional slope compensation minimizes the influence of the sensed current in the control loop. With very large slope compensation the control loop characteristics are similar to a voltage mode regulator which compares the error voltage to a saw tooth waveform rather than the inductor current.



Copyright © 2017, Texas Instruments Incorporated

Figure 23. Adding External Slope Compensation



Figure 24. External Slope Compensation  $\Delta V_{SL}$  vs  $R_{SL}$ 



#### **Feature Description (continued)**

#### 7.3.3 Frequency Adjust/Shutdown

The switching frequency of the LM3478Q-Q1 can be adjusted between 100 kHz and 1 MHz using a single external resistor. This resistor must be connected between FA/SD pin and ground, as shown in Figure 25. To determine the value of the resistor required for a desired switching frequency, refer to Typical Characteristics or use Equation 7:

 $R_{FA} = 4.503 \times 10^{11} \times f_S^{-1.26}$ (7)



Figure 25. Frequency Adjust

The FA/SD pin also functions as a shutdown pin. If a high signal (>1.35 V) appears on the FA/SD pin, the LM3478Q-Q1 stops switching and goes into a low current mode. The total supply current of the IC reduces to less than 10 µA under these conditions. Figure 26 shows implementation of the shutdown function when operating in frequency adjust mode. In this mode a high signal for more than 30 us shuts down the IC. However, the voltage on the FA/SD pin should be always less than the absolute maximum of 7 V to avoid any damage to the device.



Figure 26. Shutdown Operation in Frequency Adjust Mode

#### 7.3.4 Short-Circuit Protection

When the voltage across the sense resistor measured on the I<sub>SEN</sub> pin exceeds 343 mV, short circuit current limit protection gets activated. A comparator inside the LM3478Q-Q1 reduces the switching frequency by a factor of 5 and maintains this condition until the short is removed. In normal operation the sensed current will trigger the power MOSFET to turn off. During the blanking interval the PWM comparator will not react to an over current so that this additional 343 mV current limit threshold is implemented to protect the device in a short circuit or severe overload condition.

#### 7.4 Device Functional Modes

The device is set to run as soon as the input voltage crosses above the UVLO set point and at a frequency set according to the FA/SD pin pull-down resistor. If the FA/SD pin is pulled high, the LM3478Q-Q1 enters shut-down mode.



#### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The LM3478Q-Q1 may be operated in either the continuous conduction mode (CCM) or the discontinuous current conduction mode (DCM). The following applications are designed for the CCM operation. This mode of operation has higher efficiency and usually lower EMI characteristics than the DCM.

#### 8.2 Typical Applications

#### 8.2.1 Typical High Efficiency Step-Up (Boost) Converter



Figure 27. Typical High Efficiency Step-Up (Boost) Converter Schematic

The boost converter converts a low input voltage into a higher output voltage. The basic configuration for a boost converter is shown in Figure 28. In the CCM (when the inductor current never reaches zero at steady state), the boost regulator operates in two states. In the first state of operation, MOSFET Q is turned on and energy is stored in the inductor. During this state, diode D is reverse biased and load current is supplied by the output capacitor,  $C_{\text{OUT}}$ .

In the second state, MOSFET Q is off and the diode is forward biased. The energy stored in the inductor is transferred to the load and the output capacitor. The ratio of the switch on time to the total period is the duty cycle D as shown in Equation 8.

$$D = 1 - (V_{in} / V_{out})$$
 (8)

Including the voltage drop across the MOSFET and the diode the definition for the duty cycle is shown in Equation 9.

$$D = 1 - ((V_{in} - V_{o})/(V_{out} + V_{d}))$$
(9)

 $V_d$  is the forward voltage drop of the diode and  $V_d$  is the voltage drop across the MOSFET when it is on.



#### **Typical Applications (continued)**



- A. First Cycle Operation
- B. Second Cycle of Operation

Figure 28. Simplified Boost Converter

#### 8.2.1.1 Design Requirements

To properly size the components for the application, the designer needs the following parameters: input voltage range, output voltage, output current range, and required switching frequency. These four main parameters affect the choices of component available to achieve a proper system behavior.

For the power supply, the input impedance of the supply rail should be low enough that the input current transient does not drop below the UVLO value. The factors determining the choice of inductor used should be the average inductor current, and the inductor current ripple. If the switching frequency is set high, the converter can be operated with very small inductor values. The maximum current that can be delivered to the load is set by the sense resistor, RSEN. Current limit occurs when the voltage generated across the sense resistor equals the current sense threshold voltage, VSENSE. Also, a resistor RSL adds additional slope compensation, if required.

The following sections describe the design requirements for a typical LM3478Q-Q1 boost application.

#### 8.2.1.2 Detailed Design Procedure

#### 8.2.1.2.1 Custom Design with WEBENCH Tools

Click here to create a custom design using the LM3478Q-Q1 device with the WEBENCH® Power Designer.

- 1. Start by entering your V<sub>IN</sub>, V<sub>OUT</sub> and I<sub>OUT</sub> requirements.
- 2. Optimize your design for key parameters like efficiency, footprint and cost using the optimizer dial and compare this design with other possible solutions from Texas Instruments.
- 3. WEBENCH Power Designer provides you with a customized schematic along with a list of materials with real time pricing and component availability.
- 4. In most cases, you will also be able to:
  - Run electrical simulations to see important waveforms and circuit performance,
  - Run thermal simulations to understand the thermal performance of your board,
  - Export your customized schematic and layout into popular CAD formats,
  - Print PDF reports for the design, and share your design with colleagues.

#### **Typical Applications (continued)**

5. Get more information about WEBENCH tools at www.ti.com/webench.

#### 8.2.1.2.2 Power Inductor Selection

The inductor is one of the two energy storage elements in a boost converter. Figure 29 shows how the inductor current varies during a switching cycle. The current through an inductor is quantified using Equation 10, which shows the relationship of L,  $I_1$  and  $V_1$ .

$$V_{L}(t) = L \frac{di_{L}(t)}{dt}$$
(10)

The important quantities in determining a proper inductance value are  $I_L$  (the average inductor current) and  $\Delta I_L$  (the inductor current ripple). If  $\Delta I_L$  is larger than  $I_L$ , the inductor current will drop to zero for a portion of the cycle and the converter will operate in the DCM. All the analysis in this datasheet assumes operation in the CCM. To operate in the CCM, the following condition must be met by using Equation 11.

$$L > \frac{D(1-D)V_{|N}}{2I_{OUT}f_{S}} \tag{11}$$

Choose the minimum  $I_{OUT}$  to determine the minimum inductance value. A common choice is to set  $\Delta I_L$  to 30% of  $I_L$ . Choosing an appropriate core size for the inductor involves calculating the average and peak currents expected through the inductor. Use Equation 12, Equation 13, and Equation 14 to the peak inductor current in a boost converter.

$$I_{LPEAK} = Average I_{L(max)} + \Delta I_{L(max)}$$
 (12)

Average 
$$I_{L(max)} = I_{out} / (1-D)$$
 (13)

$$\Delta I_{L(max)} = D \times V_{in} / (2 \times f_s \times L)$$
(14)

An inductor size with ratings higher than these values has to be selected. If the inductor is not properly rated, saturation will occur and may cause the circuit to malfunction.

The LM3478Q-Q1 can be set to switch at very high frequencies. When the switching frequency is high, the converter can be operated with very small inductor values. The LM3478Q-Q1 senses the peak current through the switch which is the same as the peak inductor current as calculated in the previous equation.

**STRUMENTS** 

## **Typical Applications (continued)**







Figure 29. Inductor Current and Diode Current

# TEXAS INSTRUMENTS

#### **Typical Applications (continued)**

#### 8.2.1.2.3 Programming the Output Voltage

The output voltage can be programmed using a resistor divider between the output and the FB pin. The resistors are selected such that the voltage at the FB pin is 1.26 V. Pick  $R_{F1}$  (the resistor between the output voltage and the feedback pin) and  $R_{F2}$  (the resistor between the feedback pin and ground) can be selected using the following equation,

$$R_{F2} = (1.26 \text{ V x } R_{F1}) / (V_{out} - 1.26 \text{ V})$$
 (15)

A 100-pF capacitor may be connected between the feedback and ground pins to reduce noise.

#### 8.2.1.2.4 Setting the Current Limit

The maximum amount of current that can be delivered to the load is set by the sense resistor,  $R_{SEN}$ . Current limit occurs when the voltage that is generated across the sense resistor equals the current sense threshold voltage,  $V_{SENSE}$ . When this threshold is reached, the switch will be turned off until the next cycle. Limits for  $V_{SENSE}$  are specified in the electrical characteristics section.  $V_{SENSE}$  represents the maximum value of the internal control signal  $V_{CS}$  as shown in Figure 30. This control signal, however, is not a constant value and changes over the course of a period as a result of the internal compensation ramp ( $V_{SENSE}$ ). Therefore the current limit threshold will also change. The actual current limit threshold is a function of the sense voltage ( $V_{SENSE}$ ) and the internal compensation ramp:

$$R_{SEN} \times ISW_{LIMIT} = VCS_{MAX} = V_{SENSE} - (D \times V_{SL})$$
(16)

Where ISW<sub>LIMIT</sub> is the peak switch current limit, defined by Equation 17.



Figure 30. Current Sense Voltage vs Duty Cycle

Figure 30 shows how  $V_{CS}$  (and current limit threshold voltage) change with duty cycle. The curve is equivalent to the internal compensation ramp slope ( $S_e$ ) and is bounded at low duty cycle by  $V_{SENSE}$ , shown as a dotted line. As duty cycle increases, the control voltage is reduced as  $V_{SL}$  ramps up. The graph also shows the short circuit current limit threshold of 343 mV (typical) during the 325 ns (typical) blanking time. For higher frequencies this fixed blanking time obviously occupies more duty cycle, percentage wise. Since current limit threshold varies with duty cycle, the use Equation 17 to select  $R_{SEN}$  and set the desired current limit threshold:

$$R_{SEN} = \frac{V_{SENSE} - (D \times V_{SL})}{ISW_{LIMIT}}$$
(17)

The numerator of Equation 17 is V<sub>CS</sub>, and ISW<sub>LIMIT</sub> using Equation 18.

$$ISW_{LIMIT} = \left[ \frac{I_{OUT}}{(1-D)} + \frac{(D \times V_{IN})}{(2 \times f_S \times L)} \right]$$
 (18)



#### **Typical Applications (continued)**

To avoid false triggering, the current limit value should have some margin above the maximum operating value, typically 120%. Values for both  $V_{SENSE}$  and  $V_{SL}$  are specified in *Electrical Characteristics*. However, calculating with the limits of these two specs could result in an unrealistically wide current limit or  $R_{SEN}$  range. Therefore, Equation 19 is recommended, using the  $V_{SL}$  ratio value given in *Electrical Characteristics*.

$$R_{SEN} = \frac{V_{SENSE} - (D \times V_{SENSE} \times V_{SL} ratio)}{ISW_{LIMIT}}$$
(19)

R<sub>SEN</sub> is part of the current mode control loop and has some influence on control loop stability. Therefore, once the current limit threshold is set, loop stability must be verified. As described in the slope compensation section, Equation 20 must hold true for a current mode converter to be stable.

$$S_f - S_e < S_n + S_e$$
 (20)

To verify that this equation holds true, use Equation 21.

$$R_{SEN} < \frac{2 \times V_{SL} \times f_S \times L}{Vo - (2 \times V_{IN})}$$
 (21)

If the selected RSEN is greater than this value, additional slope compensation must be added to ensure stability, as described in the section below.

#### 8.2.1.2.5 Current Limit with External Slope Compensation

R<sub>SL</sub> is used to add additional slope compensation when required. It is not necessary in most designs and R<sub>SL</sub> should be no larger than necessary. Select RSL according to Equation 22.

$$R_{SL} > \frac{R_{SEN} x (Vo - 2V_{IN})}{2 x f_S x L} - V_{SL}$$

$$40 \mu A$$
(22)

Where R<sub>SEN</sub> is the selected value based on current limit. With RSL installed, the control signal includes additional external slope to stabilize the loop, which will also have an effect on the current limit threshold. Therefore, the current limit threshold must be re-verified, as illustrated in Equation 23, Equation 24, and Equation 25 below.

$$V_{CS} = V_{SENSE} - (D \times (V_{SL} + \Delta V_{SL}))$$
(23)

Where  $\Delta V_{SL}$  is the additional slope compensation generated as discussed in the slope compensation ramp section and calculated using Equation 24.

$$\Delta V_{SL} = 40 \,\mu\text{A} \times R_{SL} \tag{24}$$

This changes the equation for current limit (or R<sub>SEN</sub>) as shown in Equation 25.

$$ISW_{LIMIT} = \frac{V_{SENSE} - (D \times (V_{SL} + \Delta V_{SL}))}{R_{SEN}}$$
(25)

The  $R_{SEN}$  and  $R_{SL}$  values may have to be calculated iteratively in order to achieve both the desired current limit and stable operation. In some designs  $R_{SL}$  can also help to filter noise on the  $I_{SEN}$  pin.

If the inductor is selected such that ripple current is the recommended 30% value, and the current limit threshold is 120% of the maximum peak, a simpler method can be used to determine R<sub>SEN</sub>. Equation 26 below will provide optimum stability without RSL, provided that the above 2 conditions are met.

$$R_{SEN} = \frac{V_{SENSE}}{ISW_{LIMIT} + \left(\frac{Vo - Vi}{L \times f_{S}}\right) \times D}$$
(26)

#### 8.2.1.2.6 Power Diode Selection

Observation of the boost converter circuit shows that the average current through the diode is the average load current, and the peak current through the diode is the peak current through the inductor. The diode should be rated to handle more than its peak current. The peak diode current can be calculated using Equation 27.

$$I_{D(Peak)} = I_{OUT}/(1-D) + \Delta I_{L}$$
(27)

# TEXAS INSTRUMENTS

#### **Typical Applications (continued)**

Thermally the diode must be able to handle the maximum average current delivered to the output. The peak reverse voltage for boost converters is equal to the regulated output voltage. The diode must be capable of handling this voltage. To improve efficiency, a low forward drop schottky diode is recommended.

#### 8.2.1.2.7 Power MOSFET Selection

The drive pin of the LM3478Q-Q1 must be connected to the gate of an external MOSFET. The drive pin (DR) voltage depends on the input voltage (see *Typical Characteristics*). In most applications, a logic level MOSFET can be used. For very low input voltages, a sub logic level MOSFET should be used. The selected MOSFET has a great influence on the system efficiency. The critical parameters for selecting a MOSFET are:

- 1. Minimum threshold voltage, V<sub>TH</sub>(MIN)
- 2. On-resistance, R<sub>DS(ON)</sub>
- 3. Total gate charge, Q<sub>a</sub>
- 4. Reverse transfer capacitance, C<sub>RSS</sub>
- 5. Maximum drain to source voltage, V<sub>DS(MAX)</sub>

The off-state voltage of the MOSFET is approximately equal to the output voltage. Vds(max) must be greater than the output voltage. The power losses in the MOSFET can be categorized into conduction losses and switching losses. R<sub>DS(ON)</sub> is needed to estimate the conduction losses, Pcond:

$$Pcond = I^2 \times R_{DS(ON)} \times D$$
 (28)

The temperature effect on the R<sub>DS(ON)</sub> usually is quite significant. Assume 30% increase at hot.

For the current I in Equation 28 the average inductor current may be used.

Especially at high switching frequencies the switching losses may be the largest portion of the total losses.

The switching losses are very difficult to calculate due to changing parasitics of a given MOSFET in operation. Often the individual MOSFET's data sheet does not give enough information to yield a useful result. Equation 29 and Equation 30 give a rough idea how the switching losses are calculated:

$$P_{SW} = \frac{I_{Lmax} \times V_{out}}{2} \times f_{SW} \times (t_{LH} + t_{HL})$$
(29)

$$t_{LH} = \left(Qgd + \frac{Qgs}{2}\right) \times \frac{Rdr_{On}}{Vdr - Vgs_{th}}$$
(30)

#### 8.2.1.2.8 Input Capacitor Selection

Due to the presence of an inductor at the input of a boost converter, the input current waveform is continuous and triangular as shown in Figure 29. The inductor ensures that the input capacitor sees fairly low ripple currents. However, as the input capacitor gets smaller, the input ripple goes up. The RMS current in the input capacitor is given using Equation 31.

$$I_{CIN(RMS)} = \Delta i_L /\sqrt{3} = \frac{1}{2\sqrt{3}} \left( \frac{V_{OUT} - V_{IN}}{V_{OUT} L f_S} \right) X V_{in}$$
(31)

The input capacitor should be capable of handling the RMS current. Although the input capacitor is not as critical in a boost application, low values can cause impedance interactions. Therefore a good quality capacitor should be chosen in the range of 10  $\mu$ F to 20  $\mu$ F. If a value lower than 10  $\mu$ F is used, then problems with impedance interactions or switching noise can affect the LM3478Q-Q1. To improve performance, especially with Vin below 8 volts, it is recommended to use a 20 Ohm resistor at the input to provide an RC filter. The resistor is placed in series with the VIN pin with only a bypass capacitor attached to the VIN pin directly (see Figure 31). A 0.1- $\mu$ F or 1- $\mu$ F ceramic capacitor is necessary in this configuration. The bulk input capacitor and inductor will connect on the other side of the resistor at the input power supply.



**Typical Applications (continued)** 

# V<sub>IN</sub> V<sub>IN</sub> V<sub>IN</sub> C<sub>BYPASS</sub> C<sub>I</sub>

Copyright © 2017, Texas Instruments Incorporated

Figure 31. Reducing IC Input Noise

#### 8.2.1.2.9 Output Capacitor Selection

The output capacitor in a boost converter provides all the output current when the inductor is charging. As a result it sees very large ripple currents. The output capacitor should be capable of handling the maximum RMS current. Equation 32 shows the RMS current in the output capacitor.

$$I_{\text{COUT(RMS)}} = \sqrt{(1-D)\left[I_{\text{OUT}}^2 \frac{D}{(1-D)^2} + \frac{\Delta i_L^2}{3}\right]}$$
 (32)

Where

$$\Delta i_{L} = \frac{DV_{IN}}{2Lf_{S}} \tag{33}$$

The ESR and ESL of the capacitor directly control the output ripple. Use capacitors with low ESR and ESL at the output for high efficiency and low ripple voltage. Surface mount tantalums, surface mount polymer electrolytic, polymer tantalum, or multi-layer ceramic capacitors are recommended at the output.

For applications that require very low output voltage ripple, a second stage LC filter often is a good solution. Most of the time it is lower cost to use a small second Inductor in the power path and an additional final output capacitor than to reduce the output voltage ripple by purely increasing the output capacitor without an additional LC filter.

#### 8.2.1.2.10 Compensation

For detailed explanation on how to select the right compensation components to attach to the compensation pin for a boost topology, please see *AN-1286 Compensation For The LM3748 Boost Controller* SNVA067.

#### 8.2.1.3 Application Curves



# TEXAS INSTRUMENTS

#### **Typical Applications (continued)**

#### 8.2.2 Typical SEPIC Converter



Figure 34. Typical SEPIC Converter

Since the LM3478Q-Q1 controls a low-side N-Channel MOSFET, it can also be used in SEPIC (Single Ended Primary Inductance Converter) applications. An example of a SEPIC using the LM3478Q-Q1 is shown in Figure 34. Note that the output voltage can be higher or lower than the input voltage. The SEPIC uses two inductors to step-up or step-down the input voltage. The inductors L1 and L2 can be two discrete inductors or two windings of a coupled inductor since equal voltages are applied across the inductor throughout the switching cycle. Using two discrete inductors allows use of catalog magnetics, as opposed to a custom inductor. The input ripple can be reduced along with size by using the coupled windings for L1 and L2.

Due to the presence of the inductor L1 at the input, the SEPIC inherits all the benefits of a boost converter. One main advantage of a SEPIC over a boost converter is the inherent input to output isolation. The capacitor CS isolates the input from the output and provides protection against a shorted or malfunctioning load. Hence, the SEPIC is useful for replacing boost circuits when true shutdown is required. This means that the output voltage falls to 0V when the switch is turned off. In a boost converter, the output can only fall to the input voltage minus a diode drop.

The duty cycle of a SEPIC is given using Equation 34.

$$D = \frac{V_{\text{OUT}} + V_{\text{DIODE}}}{V_{\text{OUT}} + V_{\text{IN}} - V_{\text{Q}} + V_{\text{DIODE}}}$$
(34)

In Equation 34,  $V_Q$  is the on-state voltage of the MOSFET, Q, and  $V_{DIODE}$  is the forward voltage drop of the diode.

#### 8.2.2.1 Design Requirements

To properly size the components for the application, the designer needs the following parameters: input voltage range, output voltage, output current range, and required switching frequency. These four main parameters affect the choices of component available to achieve a proper system behavior.

For the power supply, the input impedance of the supply rail should be low enough that the input current transient does not drop below the UVLO value. The factors determining the choice of inductor used should be the average inductor current, and the inductor current ripple. If the switching frequency is set high, the converter can be operated with very small inductor values. The maximum current that can be delivered to the load is set by the sense resistor, RSEN. Current limit occurs when the voltage generated across the sense resistor equals the current sense threshold voltage, VSENSE. Also, a resistor RSL adds additional slope compensation, if required.

The following sections describe the design requirements for a typical LM3478Q-Q1 boost application.



#### Typical Applications (continued)

#### 8.2.2.2 Detailed Design Procedure

#### 8.2.2.2.1 Power MOSFET Selection

As in a boost converter, parameters governing the selection of the MOSFET are the minimum threshold voltage,  $V_{\text{TH}(\text{MIN})}$ , the on-resistance,  $R_{\text{DS}(\text{ON})}$ , the total gate charge,  $Q_g$ , the reverse transfer capacitance,  $C_{\text{RSS}}$ , and the maximum drain to source voltage,  $V_{\text{DS}(\text{MAX})}$ . The peak switch voltage in a SEPIC is given using Equation 35.

$$V_{SW(PEAK)} = V_{IN} + V_{OUT} + V_{DIODE}$$
(35)

The selected MOSFET should satisfy the condition:

$$V_{DS(MAX)} > V_{SW(PEAK)}$$
 (36)

The peak switch current is given using Equation 37.

$$I_{SW(PEAK)} = I_{L1(AVG)} + I_{OUT} + \frac{\Delta I_{L1} + \Delta I_{L2}}{2}$$
(37)

The RMS current through the switch is given using Equation 38.

$$I_{\text{SWRMS}} = \sqrt{\left[I_{\text{SWPEAK}}^2 - I_{\text{SWPEAK}} (\Delta I_{L1} + \Delta I_{L2}) + \frac{(\Delta I_{L1} + \Delta I_{L2})^2}{3}\right]} D$$
(38)

#### 8.2.2.2.2 Power Diode Selection

The Power diode must be selected to handle the peak current and the peak reverse voltage. In a SEPIC, the diode peak current is the same as the switch peak current. The off-state voltage or peak reverse voltage of the diode is V<sub>IN</sub> + V<sub>OUT</sub>. Similar to the boost converter, the average diode current is equal to the output current. Schottky diodes are recommended.

#### 8.2.2.2.3 Selection of Inductors L1 and L2

Proper selection of inductors L1 and L2 to maintain continuous current conduction mode requires calculations of the following parameters.

Average current in the inductors can be calculated using Equation 39.

$$I_{\text{L1AVE}} = \frac{\text{DI}_{\text{OUT}}}{1 - \text{D}} \tag{39}$$

$$I_{L2AVE} = I_{OUT}$$
(40)

Peak to peak ripple current, to calculate core loss if necessary using Equation 41 and Equation 42.

$$\Delta I_{L1} = \frac{(V_{IN} - V_{O}) D}{(L1)f_{S}}$$
(41)

$$\Delta I_{L2} = \frac{(V_{\text{IN}} - V_{\text{Q}}) D}{(L2) f_{\text{S}}}$$

$$\tag{42}$$

Maintaining the condition  $I_L > \Delta i_L/2$  to ensure continuous current conduction yields Equation 43 and Equation 44.

$$L1 > \frac{(V_{IN} - V_{Q})(1-D)}{2I_{OUT}f_{S}}$$
 (43)

$$L2 > \frac{(V_{IN} - V_Q)D}{2I_{OUT}f_S}$$
(44)

Peak current in the inductor, use Equation 45 and Equation 46 to ensure the inductor does not saturate.

$$I_{L1PK} = \frac{DI_{OUT}}{1-D} + \frac{\Delta I_{L1}}{2}$$
 (45)

# TEXAS INSTRUMENTS

#### **Typical Applications (continued)**

$$I_{L2PK} = I_{OUT} + \frac{\Delta I_{L2}}{2}$$
 (46)

I<sub>L1PK</sub> must be lower than the maximum current rating set by the current sense resistor.

The value of L1 can be increased above the minimum recommended to reduce input ripple and output ripple. However, once  $D_{IL1}$  is less than 20% of  $I_{L1AVE}$ , the benefit to output ripple is minimal.

By increasing the value of L2 above the minimum recommended,  $\Delta_{\text{IL2}}$  can be reduced, which in turn will reduce the output ripple voltage:

$$\Delta V_{OUT} = \left(\frac{I_{OUT}}{1-D} + \frac{\Delta I_{L2}}{2}\right) \quad ESR$$
 (47)

where ESR is the effective series resistance of the output capacitor.

If L1 and L2 are wound on the same core, then L1 = L2 = L. All of the previous equations will hold true if the inductance is replaced by 2L.

#### 8.2.2.2.4 Sense Resistor Selection

The peak current through the switch,  $I_{SW(PEAK)}$  can be adjusted using the current sense resistor,  $R_{SEN}$ , to provide a certain output current. Resistor  $R_{SEN}$  can be selected using Equation 48

$$R_{SEN} = \frac{V_{SENSE} - D(V_{SL} + \Delta V_{SL})}{I_{SWPEAK}}$$
(48)

#### 8.2.2.2.5 Sepic Capacitor Selection

The selection of the SEPIC capacitor, CS, depends on the RMS current. The RMS current of the SEPIC capacitor is given by Equation 49.

$$I_{\text{CSRMS}} = \sqrt{I_{\text{SWRMS}}^2 + \left(I_{\text{L1PK}}^2 - I_{\text{L1PK}} \Delta I_{\text{L1}} + \Delta I_{\text{L1}}^2\right) \left(1 - D\right)}$$
(49)

The SEPIC capacitor must be rated for a large ACrms current relative to the output power. This property makes the SEPIC much better suited to lower power applications where the RMS current through the capacitor is relatively small (relative to capacitor technology). The voltage rating of the SEPIC capacitor must be greater than the maximum input voltage. There is an energy balance between CS and L1, which can be used to determine the value of the capacitor. Equation 50 shows the basic energy balance.

$$\frac{1}{2}C_{S}\Delta V_{S}^{2} = \frac{1}{2}L_{1}\Delta I_{L1}^{2}$$
(50)

where

$$\Delta V_{S} = \left(\frac{V_{OUT}}{V_{OUT} + V_{IN} - V_{Q} + V_{DIODE}}\right) \frac{I_{OUT}}{f_{S}C_{S}}$$
(51)

is the ripple voltage across the SEPIC capacitor, and

$$\Delta I_{L1} = \frac{(V_{IN} - V_{O}) D}{L_{1} f_{S}}$$
 (52)

is the ripple current through the inductor L1. The energy balance equation can be solved using Equation 53 to provide a minimum value for  $C_S$ .

$$C_s \ge L_1 \frac{I_{OUT}^2}{(V_{IN} - V_Q)^2}$$
 (53)



www.ti.com.cn ZHCSI45 – APRIL 2018

#### **Typical Applications (continued)**

#### 8.2.2.2.6 Input Capacitor Selection

Similar to a boost converter, the SEPIC has an inductor at the input. Hence, the input current waveform is continuous and triangular. The inductor ensures that the input capacitor sees fairly low ripple currents. However, as the input capacitor gets smaller, the input ripple goes up. The RMS current in the input capacitor is given using Equation 54.

$$I_{\text{CIN(RMS)}} = \Delta I_{L1} / \sqrt{12} = \frac{D}{2\sqrt{3}} \left( \frac{V_{\text{IN}} - V_{\text{Q}}}{L_1 f_{\text{S}}} \right)$$
 (54)

The input capacitor should be capable of handling the RMS current. Although the input capacitor is not as critical in a boost application, low values can cause impedance interactions. Therefore a good quality capacitor should be chosen in the range of  $10\mu\text{F}$  to  $20\mu\text{F}$ . If a value lower than  $10~\mu\text{F}$  is used, then problems with impedance interactions or switching noise can affect the LM3478Q-Q1. To improve performance, especially with  $V_{\text{IN}}$  below 8 volts, TI recommends that the user uses a  $20\Omega$  resistor at the input to provide a RC filter. The resistor is placed in series with the  $V_{\text{IN}}$  pin with only a bypass capacitor attached to the  $V_{\text{IN}}$  pin directly (see Figure 31). A 0.1- $\mu\text{F}$  or 1- $\mu\text{F}$  ceramic capacitor is necessary in this configuration. The bulk input capacitor and inductor will connect on the other side of the resistor with the input power supply.

#### 8.2.2.2.7 Output Capacitor Selection

The output capacitor of the SEPIC sees very large ripple currents (similar to the output capacitor of a boost converter). The RMS current through the output capacitor is given using Equation 55.

$$I_{RMS} = \sqrt{\left[I_{SWPK}^2 - I_{SWPK} \left(\Delta I_{L1} + \Delta I_{L2}\right) + \frac{\left(\Delta I_{L1} + \Delta I_{L2}\right)^2}{3}\right] (1-D) - I_{OUT}^2}$$
(55)

The ESR and ESL of the output capacitor directly control the output ripple. Use low capacitors with low ESR and ESL at the output for high efficiency and low ripple voltage. Surface mount tantalums, surface mount polymer electrolytic and polymer tantalum, Sanyo-OSCON, or multi-layer ceramic capacitors are recommended at the output for low ripple.

#### 8.2.2.3 Application Curves



Figure 35. Efficiency vs Load Current (3.3-V In and 12-V Out)



Figure 36. Efficiency vs Load Current (5-V In and 12-V Out)

# TEXAS INSTRUMENTS

#### 9 Power Supply Recommendations

The LM3478Q-Q1 is designed to operate from various DC power supply including a car battery. If so, VIN input should be protected from reversal voltage and voltage dump over 40 volts. The impedance of the input supply rail should be low enough that the input current transient does not cause drop below VIN UVLO level. If the input supply is connected by using long wires, additional bulk capacitance may be required in addition to normal input capacitor.

#### 10 Layout

#### 10.1 Layout Guidelines

Good board layout is critical for switching controllers. First the ground plane area must be sufficient for thermal dissipation purposes and second, appropriate guidelines must be followed to reduce the effects of switching noise. Switching converters are very fast switching devices. In such devices, the rapid increase of input current combined with the parasitic trace inductance generates unwanted Ldi/dt noise spikes. The magnitude of this noise tends to increase as the output current increases. This parasitic spike noise may turn into electromagnetic interference (EMI), and can also cause problems in device performance. Therefore, care must be taken in layout to minimize the effect of this switching noise. The current sensing circuit in current mode devices can be easily affected by switching noise. This noise can cause duty cycle jittering which leads to increased spectral noise. Although the LM3478Q-Q1 has 325 ns blanking time at the beginning of every cycle to ignore this noise, some noise may remain after the blanking time.

The most important layout rule is to keep the AC current loops as small as possible. Figure 37 shows the current flow of a boost converter. The top schematic shows a dotted line which represents the current flow during on-state and the middle schematic shows the current flow during off-state. The bottom schematic shows the currents we refer to as AC currents. They are the most critical ones since current is changing in very short time periods. The dotted lined traces of the bottom schematic are the once to make as short as possible.

The PGND and AGND pins have to be connected to the same ground very close to the IC. To avoid ground loop currents, attach all the grounds of the system only at one point.

A ceramic input capacitor should be connected as close as possible to the Vin pin and grounded close to the GND pin.

For more information about layout in switch mode power supplies please refer to AN-1229 Simple Switcher PCB Layout Guidelines, SNVA054.



Figure 37. Current Flow in a Boost Application



## 10.2 Layout Example



See evaluation modules for more detailed examples.

Figure 38. Typical Layout for a Boost Converter

#### 11 器件和文档支持

#### 11.1 使用 WEBENCH 工具创建定制设计

请单击此处,使用 LM3478Q-Q1 器件并借助 WEBENCH®电源设计器创建定制设计。

- 1. 首先,输入您的输入电压、输出电压和输出电流要求。
- 2. 使用优化器拨盘优化效率、封装和成本等关键设计参数并将您的设计与德州仪器 (TI) 的其他可行解决方案进行比较。
- 3. WEBENCH 电源设计器提供一份定制原理图以及罗列实时价格和组件供货情况的物料清单。
- 4. 在大多数情况下, 您还可以:
  - 运行电气仿真,观察重要波形以及电路性能;
  - 运行热性能仿真,了解电路板热性能;
  - 将定制原理图和布局方案导出至常用 CAD 格式,
  - 打印设计方案的 PDF 报告并与同事共享。
- 5. 请访问 www.ti.com.cn/webench, 获取有关 WEBENCH 工具的详细信息。

#### 11.2 接收文档更新通知

要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查阅已修订文档中包含的修订历史记录。

#### 11.3 文档支持

使用 LM3478 并借助 WEBENCH 电源设计器创建定制设计。

#### 11.3.1 相关文档

请参阅如下相关文档:

- AN-1286 LM3748 升压控制器的补偿 SNVA067
- AN-1229 Simple Switcher PCB 布局指南 SNVA054

#### 11.4 商标

WEBENCH is a registered trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.5 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

#### 11.6 术语表

SLYZ022 — TI 术语表。

这份术语表列出并解释术语、缩写和定义。

#### 12 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此数据表的浏览器版本,请参阅左侧的导航栏。

Instruments



#### PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| LM3478QMM/NOPB   | ACTIVE | VSSOP        | DGK                | 8    | 1000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | SSFB                    | Samples |
| LM3478QMMX/NOPB  | ACTIVE | VSSOP        | DGK                | 8    | 3500           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | SSFB                    | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

## PACKAGE MATERIALS INFORMATION

www.ti.com 30-Apr-2018

#### TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM3478QMM/NOPB  | VSSOP           | DGK                | 8 | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LM3478QMMX/NOPB | VSSOP           | DGK                | 8 | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

www.ti.com 30-Apr-2018



#### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM3478QMM/NOPB  | VSSOP        | DGK             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LM3478QMMX/NOPB | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |

# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

## PLASTIC SMALL OUTLINE PACKAGE



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司