



TPA6139A2

ZHCS031B-JANUARY 2011-REVISED JUNE 2012

具有可编程固定增益的 DirectPath™ 25-mW

头戴式耳机放大器

查询样品: TPA6139A2

# 特性

- DirectPath<sup>™</sup>
  - 消除噼啪/喀哒声
  - 免除输出隔直流电容器
  - 采用 3 V 至 3.6 V 电源电压
- 低噪声及 **THD** 
  - SNR > 105 dB (在一1x 增益条件下)
  - 典型 Vn < 15 μVms (在 20 Hz~20 kHz 及-1x 增益条件下)
  - THD+N < 0.003% (在 10 kΩ 负载及-1x 增 益条件下)
- 可向 600 Ω 负载输送 25 mW 功率
- 可向 5 kΩ 负载提供 2 Vrms 输出电压
- 单端输入和输出
- 可编程增益选择功能减少了元件数量
   13x 增益值
- 具有 >80 dB 衰减的有源静音
- 具有短路保护及热保护功能
- 对输出提供了 ±8 kV HBM ESD 保护

## 应用

- PDP / LCD TV
- Blu-ray Disc<sup>™</sup>, DVD Players
- 迷你型/微型组合音响系统
- 声卡

说明

**TPA6139A2PW** 是一款 25-mW 无噼啪声立体声头戴 式耳机驱动器,专为缩减组件数量、板级空间和成本而 设计。对于那些将尺寸和成本作为关键设计参数的单 电源电子产品而言,该器件是理想的选择。

TPA6139A2 既不需要采用一个高于 3.3 V 的电源来产 生其 25 mW 输出功率,也不需要一个分离轨电源。

**TPA6139A2** 的设计运用了 **TI** 的 **DirectPath™** 专利技术,它集成了充电泵以产生一个负电源轨,可提供一个干净、无噼啪声的接地偏置输出。 **TPA6139A2** 能够向 **32** Ω 负载输送 **25 mW** 驱动功率,以及向一个 **600** Ω 负载提供 **2 Vrms** 电压。 另外, **DirectPath** 技术还允许去除昂贵的输出隔直流电容器。

该器件具有固定增益单端输入和一个增益选择引脚。 通过在该引脚上使用单个电阻器,设计人员就能够从 13 种内部可编程增益设定值中进行选择,以使线路驱 动器与编解码器输出电平相匹配。此外,这款器件还 削减了组件数量和板级空间。

头戴式耳机输出具有 ±8kV HBM ESD 保护等级,因而 实现了一种简单的 ESD 保护电路。 TPA6139A2 内置 了具有 >80 dB 衰减的有源静音控制功能电路,旨在实 现无噼啪声的静音接通/关断控制。

TPA6139A2 采用 14-引脚 TSSOP 封装和 16-引脚 QFN 封装。 如需一款引脚兼容的 2 Vrms 线路驱动器,请参见 DRV612。



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. DirectPath is a trademark of Texas Instruments.

Blu-ray Disc is a trademark of Blu-ray Disc Association.

ZHCS031B-JANUARY 2011-REVISED JUNE 2012

TEXAS INSTRUMENTS

www.ti.com.cn

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **GENERAL INFORMATION**

## **PIN ASSIGNMENT**

The TPA6139A2 is available in the:

- 14-pin TSSOP package (PW) or
- 16-pin QFN package (RGT)



#### PIN FUNCTIONS

|       | PIN    |           |     | PIN FUNCTION <sup>(1)</sup>                                                                            |  | FUNCTION <sup>(1)</sup> | DESCRIPTION |
|-------|--------|-----------|-----|--------------------------------------------------------------------------------------------------------|--|-------------------------|-------------|
| NAME  | PW NO. | RGT NO.   |     |                                                                                                        |  |                         |             |
| -IN_L | 1      | 16        | I   | Negative input, left channel                                                                           |  |                         |             |
| OUT_L | 2      | 1         | 0   | Output, left channel                                                                                   |  |                         |             |
| GND   | 3, 11  | 2, 3, 10  | Р   | Ground                                                                                                 |  |                         |             |
| MUTE  | 4      | 4         | I   | MUTE, active low                                                                                       |  |                         |             |
| VSS   | 5      | 5         | 0   | Change Pump negative supply voltage                                                                    |  |                         |             |
| CN    | 6      | 6         | I/O | Charge Pump flying capacitor negative connection                                                       |  |                         |             |
| NC    | 7, 8   | 7. 14, 15 |     | No internal connection                                                                                 |  |                         |             |
| СР    | 9      | 8         | I/O | Charge Pump flying capacitor positive connection                                                       |  |                         |             |
| VDD   | 10     | 9         | Р   | Supply voltage, connect to positive supply                                                             |  |                         |             |
| GAIN  | 12     | 11        | I   | Gain set programming pin; connect a resistor to ground.<br>See Table 1 for recommended resistor values |  |                         |             |
| OUT_R | 13     | 12        | 0   | Output, right channel                                                                                  |  |                         |             |
| -IN_R | 14     | 13        | I   | Negative input, right channel                                                                          |  |                         |             |

(1) I = input, O = output, P = power

Copyright © 2011–2012, Texas Instruments Incorporated



#### SYSTEM BLOCK DIAGRAM



#### **ORDERING INFORMATION**<sup>(1)</sup>

| T <sub>A</sub> | PACKAGE      | DESCRIPTION  |
|----------------|--------------|--------------|
| -40°C to 85°C  | TPA6139A2PW  | 14-pin TSSOP |
| -40°C to 85°C  | TPA6139A2RGT | 16-pin QFN   |

 For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com.

#### THERMAL INFORMATION

|                  | THERMAL METRIC <sup>(1)</sup>                | TPA6139A2<br>PW (14-Pin) | TPA6139A2<br>RGT (16-Pin) | UNITS |
|------------------|----------------------------------------------|--------------------------|---------------------------|-------|
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 130                      | 52                        |       |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 49                       | 71                        |       |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 63                       | 26                        | °C/W  |
| ΨJT              | Junction-to-top characterization parameter   | 3.6                      | 3.0                       | -C/W  |
| $\Psi_{JB}$      | Junction-to-board characterization parameter | 62                       | 26                        |       |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | N/A                      | 9.8                       |       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

ZHCS031B-JANUARY 2011-REVISED JUNE 2012



www.ti.com.cn

## **ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>**

over operating free-air temperature range (unless otherwise noted)

|                               |                                        | VALUE              | UNIT |
|-------------------------------|----------------------------------------|--------------------|------|
| VDD to GND                    |                                        | –0.3 to 4          | V    |
| Input voltage, V <sub>I</sub> |                                        | VSS-0.3 to VDD+0.3 | V    |
| MUTE to GND                   |                                        | -0.3 to VDD+0.3    | V    |
| Maximum operating junc        | tion temperature range, T <sub>J</sub> | -40 to 150         | °C   |
| Storage temperature           |                                        | -40 to 150         | °C   |
| Lead temperature              |                                        | 260                | °C   |
| ESD Protection – HBM          | OUT_L, OUT_R                           | 8                  | kV   |
| ESD FIOLECTION - HEIVI        | All other pins                         | 2                  | kV   |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## **RECOMMENDED OPERATING CONDITIONS**

over operating free-air temperature range unless otherwise noted

|                 |                          |                   | MIN | NOM | MAX | UNIT  |
|-----------------|--------------------------|-------------------|-----|-----|-----|-------|
| VDD             | Supply voltage           | DC supply voltage | 3.0 | 3.3 | 3.6 | V     |
| RL              |                          |                   |     | 5   |     | kΩ    |
| V <sub>IL</sub> | Low-level input voltage  | MUTE              | 38  | 40  | 43  | %PVDD |
| VIH             | High-level input voltage | MUTE              | 57  | 60  | 66  | %PVDD |
| T <sub>A</sub>  | Free-air temperature     |                   | -40 | 25  | 85  | °C    |



#### **ELECTRICAL CHARACTERISTICS**

VDD = 3.3V,  $R_{Load} = 32\Omega$ ,  $T_A = 25^{\circ}C$ , Charge pump:  $C_{CP} = 1.0 \ \mu F$  (unless otherwise noted)

|                  | PARAMETER                                 | TEST CONDITIONS                                            | MIN | TYP   | MAX                                                                                                                                                                                                                                                                                                                    | UNIT             |
|------------------|-------------------------------------------|------------------------------------------------------------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| V <sub>OS</sub>  | Output offset voltage                     | VDD = 3.3 V, input ac-coupled                              |     | 0.5   | 1                                                                                                                                                                                                                                                                                                                      | mV               |
| PSRR             | Power-supply rejection ratio              |                                                            | 70  | 80    |                                                                                                                                                                                                                                                                                                                        | dB               |
| V <sub>OH</sub>  | High-level output voltage                 | VDD = 3.3 V                                                | 3.1 |       |                                                                                                                                                                                                                                                                                                                        | V                |
| V <sub>OL</sub>  | Low-level output voltage                  | VDD = 3.3 V                                                |     |       | -3.05                                                                                                                                                                                                                                                                                                                  | V                |
| Vuvp_on          | PVDD, under voltage detection             |                                                            |     |       | 2.8                                                                                                                                                                                                                                                                                                                    | V                |
| Vuvp_hysteresis  | PVDD, under voltage detection, hysteresis |                                                            |     | 200   |                                                                                                                                                                                                                                                                                                                        | mV               |
| Fcp              | Charge pump switching frequency           |                                                            |     | 350   |                                                                                                                                                                                                                                                                                                                        | kHz              |
| І <sub>ІН</sub>  | High-level input current, MUTE            | $VDD = 3.3 V, V_{IH} = VDD$                                |     |       | 1                                                                                                                                                                                                                                                                                                                      | μA               |
| I <sub>IL</sub>  | Low-level input current, MUTE             | $VDD = 3.3 V, V_{IL} = 0 V$                                |     |       | 1                                                                                                                                                                                                                                                                                                                      | μA               |
| I (VDD)          | Supply current, no load                   | VDD, $\overline{\text{MUTE}}$ = 3.3 V                      |     | 25    |                                                                                                                                                                                                                                                                                                                        | mA               |
|                  | Supply current, MUTED                     | $VDD = 3.3 V, \overline{MUTE} = GND$                       |     | 25    |                                                                                                                                                                                                                                                                                                                        | mA               |
| Tsd              | Thermal shutdown                          |                                                            |     | 150   |                                                                                                                                                                                                                                                                                                                        | °C               |
|                  | Thermal shutdown hysteresis               |                                                            |     | 15    |                                                                                                                                                                                                                                                                                                                        | °C               |
| Po               | Output Power, outputs in phase            | THD+N = 1%, f = 1kHz, $32\Omega$ load                      |     | 25    |                                                                                                                                                                                                                                                                                                                        | mW               |
| V                |                                           | THD+N = 1%, f = 1kHz, $32\Omega$ load                      |     | 0.9   |                                                                                                                                                                                                                                                                                                                        | V <sub>rms</sub> |
| Vo               | Output Voltage, outputs in phase          | THD+N = 1%, f = 1kHz, $600\Omega$ load                     | 2.0 |       |                                                                                                                                                                                                                                                                                                                        | * rms            |
| THD+N            | Total Harmonic distortion plus noise      | f = 1kHz, 32 $\Omega$ load, Po= 25mW, -1x gain             | (   | 0.03% |                                                                                                                                                                                                                                                                                                                        |                  |
| THD+N            | Total Harmonic distortion plus noise      | f = 1kHz, 10kΩload, Vo=2 Vrms, -1x<br>gain                 | 0.  | 005%  |                                                                                                                                                                                                                                                                                                                        |                  |
| ΔA <sub>V</sub>  | Gain matching                             | Between left and right channels                            |     | 0.25  |                                                                                                                                                                                                                                                                                                                        | dB               |
| Z <sub>O</sub>   | Output impedance when muted               | MUTE = GND                                                 |     |       | 200       1         350       1         1       1         25       25         150       1         150       1         25       0         0.9       2.0         03%       0         05%       1         80       9         105       1         80       1         99       105         12       4.5         8       -85 | Ω                |
|                  | Input to output attenuation when muted    | MUTE = GND                                                 |     | 80    |                                                                                                                                                                                                                                                                                                                        | dB               |
| SNR              | Signal to noise ratio                     | A-weighted, AES17 filter, 1Vrms ref<br>32Ω load, -1x gain  |     | 99    |                                                                                                                                                                                                                                                                                                                        | dB               |
|                  | Signal to noise ratio                     | A-weighted, AES17 filter, 2Vrms ref<br>600Ω load, -1x gain |     | 105   |                                                                                                                                                                                                                                                                                                                        | dB               |
| V <sub>n</sub>   | Noise voltage                             | A-weighted, AES17 filter, Gain=-2x                         |     | 12    |                                                                                                                                                                                                                                                                                                                        | μV               |
|                  | Slew rate                                 |                                                            |     | 4.5   |                                                                                                                                                                                                                                                                                                                        | V/µs             |
| Gbw              | Unity Gain bandwidth                      |                                                            |     | 8     |                                                                                                                                                                                                                                                                                                                        | MHz              |
| Crosstalk        | Channel to channel                        | $f = 1 \text{kHz}$ , Rload = 32 $\Omega$ , Po= 25mW        |     | -85   |                                                                                                                                                                                                                                                                                                                        | dB               |
| Vincm_pos        | Positive Common mode input voltage        |                                                            |     | +2.0  |                                                                                                                                                                                                                                                                                                                        | V                |
| Vincm_neg        | Negative Common mode input voltage        |                                                            |     | -2.0  |                                                                                                                                                                                                                                                                                                                        | V                |
| l <sub>lim</sub> | Output current limit                      |                                                            |     | 60    |                                                                                                                                                                                                                                                                                                                        | mA               |

ZHCS031B-JANUARY 2011-REVISED JUNE 2012



www.ti.com.cn

## **PROGRAMMABLE GAIN SETTINGS**

 $V_{DD}$  = 3.3 V,  $R_{load}$  = 32 k $\Omega$ ,  $T_A$  = 25°C, Charge pump:=  $C_{CP}$  1  $\mu$ F,  $C_{IN}$  = 1.0  $\mu$ F, 1 x gain select (unless otherwise noted)<sup>(1)</sup>

|                 | FTED                                | TEST CONDITIONS                                                                                                                                                                                                                         | TP      | A6139A2                                                                       | 2   |      |  |
|-----------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------------------------------------------------------------------------|-----|------|--|
| PARAM           | EIER                                | TEST CONDITIONS                                                                                                                                                                                                                         | MIN TYP |                                                                               | MAX | UNIT |  |
| R_Tol           | Gain programming resistor tolerance |                                                                                                                                                                                                                                         |         |                                                                               | 2%  |      |  |
| ΔA <sub>V</sub> | Gain matching                       | Between left and right channels                                                                                                                                                                                                         |         | 0.25                                                                          |     | dB   |  |
|                 | Gain step tolerance                 |                                                                                                                                                                                                                                         |         | 0.10                                                                          |     | dB   |  |
|                 |                                     | Gain resistor 2% tolerance<br>249k or higher<br>82k0<br>49k2<br>35k1                                                                                                                                                                    |         | -2.0<br>-1.0<br>-1.5<br>-2.3                                                  |     |      |  |
|                 | Gain steps                          | 27k3<br>20k5<br>15k4<br>11k5<br>9k09<br>7k50<br>6k19<br>5k11<br>3k90                                                                                                                                                                    |         | -2.3<br>-2.5<br>-3.0<br>-3.5<br>-4.0<br>-5.0<br>-5.6<br>-6.4<br>-8.3<br>-10.0 | MAX | V/V  |  |
|                 | Input impedance                     | Gain resistor 2% tolerance           249k or higher           82k0           49k2           35k1           27k3           20k5           15k4           11k5           9k09           7k50           6k19           5k11           3k90 |         | 37<br>55<br>44<br>33<br>31<br>28<br>24<br>22<br>18<br>17<br>15<br>12<br>10.0  |     | kΩ   |  |

(1) If pin 12, GAIN, is left floating an internal pull-up sets the gain to -2.0x Gain setting is latched during power-up





#### **TYPICAL CHARACTERISTICS, LINE DRIVER**

 $V_{DD}$  = 3.3 V,  $T_A$  = 25°C,  $R_L$  = 2.5 k $\Omega$ ,  $C_{PUMP}$  =  $C_{(VSS)}$  = 10 µF, Gain Step = -2V/V (unless otherwise noted)



Figure 3.

Figure 4.

ZHCS031B-JANUARY 2011-REVISED JUNE 2012

Texas Instruments

www.ti.com.cn



## **TYPICAL CHARACTERISTICS, LINE DRIVER (continued)**

 $V_{DD}$  = 3.3 V,  $T_A$  = 25°C,  $R_L$  = 2.5 k $\Omega$ ,  $C_{PUMP}$  =  $C_{(VSS)}$  = 10  $\mu$ F, Gain Step = -2V/V (unless otherwise noted)



#### **APPLICATION INFORMATION**

#### LINE DRIVER AMPLIFIERS

Single-supply line-driver amplifiers typically require dc-blocking capacitors. The top drawing in Figure 9 illustrates the conventional line-driver amplifier connection to the load and output signal.

DC blocking capacitors are often large in value, and a mute circuit is needed during power up to minimize click and pop. The output capacitor and mute circuit consume PCB area and increase cost of assembly, and can reduce the fidelity of the audio output signal.



Figure 9. Conventional and DirectPath Line Driver

The DirectPath<sup>™</sup> amplifier architecture operates from a single supply but makes use of an internal charge pump to provide a negative voltage rail.

Combining the user-provided positive rail and the negative rail generated by the IC, the device operates in what is effectively a split supply mode.

The output voltages are now centered at zero volts with the capability to swing to the positive rail or negative rail. Combining this with the built-in click and pop reduction circuit, the DirectPath<sup>™</sup> amplifier requires no output dc blocking capacitors.

The bottom block diagram and waveform of Figure 9 illustrate the ground-referenced line-driver architecture. This is the architecture of the TPA6139A2.

COMPONENT SELECTION

#### **Charge Pump**

The charge pump flying capacitor serves to transfer charge during the generation of the negative supply voltage. The VSS capacitor must be at least equal to the charge pump capacitor in order to allow maximum charge transfer. Low ESR capacitors are an ideal selection, and a value of  $1\mu$ F is typical. Capacitor values that are smaller than  $1\mu$ F cannot be recommended as it limits the negative voltage swing in low impedance loads.

#### **Decoupling Capacitors**

The TPA6139A2 is a DirectPath<sup>™</sup> amplifier that requires adequate power supply decoupling to ensure that the noise and total harmonic distortion (THD) are low. A good low equivalent-series-resistance (ESR) ceramic capacitor, typically 1µF, placed as close as possible to the device VDD leads works best. Placing this decoupling capacitor close to the TPA6139A2 is important for the performance of the amplifier. For filtering lower frequency noise signals, a 10-µF or greater capacitor placed near the audio power amplifier also helps, but it is not required in most applications because of the high PSRR of this device.

#### Gain-Setting

The gain setting is programmed with the GAIN pin individually for line driver and headphone section. Gain setting is latched when the MUTE pin is set high. Table 1 lists the gain settings. The default gain with the gain-set pin left open is -2x.

| Gain_set RESISTOR | GAIN  | GAIN (dB) | INPUT RESISTANCE |  |  |  |  |  |  |  |
|-------------------|-------|-----------|------------------|--|--|--|--|--|--|--|
| No connect        | -2.0x | 6.0       | 37k              |  |  |  |  |  |  |  |
| 82k0              | -1.0x | 0.0       | 55k              |  |  |  |  |  |  |  |
| 49k2              | -1.5x | 3.5       | 44k              |  |  |  |  |  |  |  |
| 35k1              | -2.3x | 7.2       | 33k              |  |  |  |  |  |  |  |
| 27k3              | -2.5x | 8.0       | 31k              |  |  |  |  |  |  |  |
| 20k5              | -3.0x | 9.5       | 28k              |  |  |  |  |  |  |  |
| 15k4              | -3.5x | 10.9      | 24k              |  |  |  |  |  |  |  |
| 11k5              | -4.0x | 12.0      | 22k              |  |  |  |  |  |  |  |
| 9k09              | -5.0x | 14.0      | 18k              |  |  |  |  |  |  |  |
| 7k50              | -5.6x | 15.0      | 17k              |  |  |  |  |  |  |  |
| 6k19              | -6.4x | 16.1      | 15k              |  |  |  |  |  |  |  |
| 5k11              | -8.3x | 18.4      | 12k              |  |  |  |  |  |  |  |
| 3k90              | -10x  | 20.0      | 10k              |  |  |  |  |  |  |  |

#### Table 1. Gain Settings

#### Internal Under Voltage Detection

The TPA6139A2 contains an internal precision band gap reference voltage and a comparator used to monitor the supply voltage, VDD. The internal VDD monitor is set at 2.8V with 200mV hysteresis.







#### **Input-Blocking Capacitors**

DC input-blocking capacitors are required to be added in series with the audio signal into the input pins of the TPA6139A2. These capacitors block the dc portion of the audio source and allow the TPA6139A2 inputs to be properly biased to provide maximum performance. The input blocking capacitors also limit the DC gain to 1, limiting the DC-offset voltage at the output.

These capacitors form a high-pass filter with the input resistor,  $R_{IN}$ . The cutoff frequency is calculated using Equation 1. For this calculation, the capacitance used is the input-blocking capacitor and the resistance is the input resistor chosen from Table 1. Then the frequency and/or capacitance can be determined when one of the two values is given.

$$fc_{IN} = \frac{1}{2\pi R_{IN} C_{IN}}$$
 or  $C_{IN} = \frac{1}{2\pi f c_{IN} R_{IN}}$  (1)

For a fixed cutoff frequency of 2Hz the size of the input capacitance is shown in the table below with the capacitors rounded up to nearest E6 values. For 20Hz cutoff simply divide the capacitor values with 10; e.g., for 1x gain, 150nF is needed.

| Gain_set<br>RESISTOR | GAIN  | Gain<br>(dB) | INPUT<br>RESISTANCE | 2 Hz<br>Cutoff |
|----------------------|-------|--------------|---------------------|----------------|
| 249k                 | -2.0x | 6.0          | 37k                 | 2.2 µF         |
| 82k0                 | -1.0x | 0.0          | 55k                 | 1.5 µF         |
| 49k2                 | -1.5x | 3.5          | 44k                 | 2.2 µF         |
| 35k1                 | -2.3x | 7.2          | 33k                 | 3.3 µF         |
| 27k3                 | -2.5x | 8.0          | 31k                 | 3.3 µF         |
| 20k5                 | -3.0x | 9.5          | 28k                 | 3.3 µF         |
| 15k4                 | -3.5x | 10.9         | 24k                 | 3.3 µF         |
| 11k5                 | -4.0x | 12.0         | 22k                 | 4.7 μF         |
| 9k09                 | -5.0x | 14.0         | 18k                 | 4.7 μF         |
| 7k50                 | -5.6x | 15.0         | 17k                 | 4.7 μF         |
| 6k19                 | -6.4x | 16.1         | 15k                 | 6.8 µF         |
| 5k11                 | -8.3x | 18.4         | 12k                 | 6.8 µF         |
| 3k90                 | -10x  | 20.0         | 10k                 | 10 µF          |

Table 2. Input Capacitor for Different Gain and Cutoff

#### **Pop-Free Power Up**

Pop-free power up is ensured by keeping the MUTE low during power supply ramp up and down. The pin should be kept low until the input AC-coupling capacitors are fully charged before asserting the MUTE pin high to precharge the ac-coupling; and, pop-less power-up is achieved. Figure 10 illustrates the preferred sequence.



Figure 10. Power-Up Sequence

ZHCS031B-JANUARY 2011-REVISED JUNE 2012



## CAPACITIVE LOAD

The TPA6139A2 has the ability to drive a high capacitive load up to 220 pF directly. Higher capacitive loads can be accepted by adding a series resistor of 47  $\Omega$  or larger for the line driver output.

## LAYOUT RECOMMENDATIONS

A proposed layout for the TPA6139A2 can be seen in the TPA6139A2EVM User's Guide (SLOU248), and the Gerber files can be downloaded from <a href="http://focus.ti.com/docs/toolsw/folders/print/TPA6139A2evm.html">http://focus.ti.com/docs/toolsw/folders/print/TPA6139A2evm.html</a>. To access this information, open the TPA6139A2 product folder and look in the Tools and Software folder.

Ground traces are recommended to be routed as a star ground to minimize hum interference. VDD, VSS decoupling capacitors and the charge pump capacitors should be connected with short traces.

## **PIN COMPATIBLE WITH THE DRV612**

The TPA6139A2 stereo Headphone amplifier is pin compatible with the DRV612 . A single PCB layout can therefore be used with stuffing options for different board configurations.



## **APPLICATION CIRCUIT**

Figure 11. Single Ended Input and Output, Gain Set to -1.5x



## **REVISION HISTORY**

NOTE: Page numbers in current version may differ from previous versions.

| _           | s from Original (January 2011) to Revision A Page                                                                                                    |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | nged "2.5-mW" to "25-mW" in Title line and added revision A - May 2011 pub date to Header information                                                |
| Cha         | nged conditions statement from " $R_{IN} = 10 \text{ k}\Omega$ , $R_{fb} = 20 \text{ k}\Omega$ " to "Step = -2V/V" for TYP CHARA, LINE DRIVER ion    |
| Cha<br>sect | nged conditions statement from " $R_{IN} = 10 \text{ k}\Omega$ , $R_{fb} = 20 \text{ k}\Omega$ " to "Step = -2V/V" for TYP CHARA, LINE DRIVER<br>ion |

| Changes nom Revision A (way 2011) to Revision B |  |
|-------------------------------------------------|--|
|                                                 |  |



# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  | (1)           |              | j                  |      | ,              | (2)             | (6)                           | (3)                 |              | (4,5)                   |         |
| TPA6139A2PW      | ACTIVE        | TSSOP        | PW                 | 14   | 90             | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TPA6139                 | Samples |
| TPA6139A2PWR     | ACTIVE        | TSSOP        | PW                 | 14   | 2000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TPA6139                 | Samples |
| TPA6139A2RGTR    | ACTIVE        | VQFN         | RGT                | 16   | 3000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 150   | T6139                   | Samples |
| TPA6139A2RGTT    | ACTIVE        | VQFN         | RGT                | 16   | 250            | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 150   | T6139                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



www.ti.com

10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPA6139A2PWR | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

25-Sep-2019



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPA6139A2PWR | TSSOP        | PW              | 14   | 2000 | 350.0       | 350.0      | 43.0        |

PW (R-PDSO-G14)

PLASTIC SMALL OUTLINE



A. An integration of the information o

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# **GENERIC PACKAGE VIEW**

# VQFN - 1 mm max height PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **RGT0016C**



# **PACKAGE OUTLINE**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RGT0016C**

# **EXAMPLE BOARD LAYOUT**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

 Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RGT0016C**

# **EXAMPLE STENCIL DESIGN**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要声明和免责声明

TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没 有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可 将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知 识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款 (https:www.ti.com.cn/zh-cn/legal/termsofsale.html) 或 ti.com.cn 上其他适用条款/TI 产品随附的其他适用条款 的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

> 邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码:200122 Copyright © 2021 德州仪器半导体技术(上海)有限公司