SN74HCS72-Q1 ZHCSKE5-OCTOBER 2019 # 具有清零和预设功能且通过汽车认证的 SN74HCS72-Q1 施密特触发输入双路 D型 ## 负缘触发触发器 #### 1 特性 - 符合面向汽车 应用的 AEC-Q100 标准: - 器件温度等级 1: -40°C 至 +125°C, T<sub>A</sub> - 器件 HBM ESD 分类等级 2 - 器件 CDM ESD 分类等级 C6 - 宽工作电压范围: 2V 至 6V - 施密特触发输入可实现慢速或高噪声输入信号 - 低功耗 - Icc 典型值为 100nA - 输入泄漏电流典型值为 ±100nA - 电压为 5V 时,输出驱动为 ±7.8mA #### 2 应用 - 将瞬时开关转换为拨动开关 - 输入慢速边沿速率信号 - 可在高噪声环境中运行 - 启用具有唤醒模式的 CAN 控制器电源 #### 3 说明 该器件包含两个独立的 D 型负缘触发触发器。所有输入均包括施密特触发,可实现慢速或高噪声输入信号。将预设 ( $\overline{\mathsf{PRE}}$ ) 输入设为低电平,会输出高电平。将清零 ( $\overline{\mathsf{CLR}}$ ) 输入设为低电平,会重新输出低电平。预设和清零功能是异步的,并且不依赖于其他输入的电平。当 $\overline{\mathsf{PRE}}$ 和 $\overline{\mathsf{CLR}}$ 处于非活动状态(高电平)时,数据(D)输入处满足设置时间要求的数据将传输到时钟( $\overline{\mathsf{CLK}}$ ) 脉冲负向缘上的输出(Q, $\overline{\mathsf{Q}}$ )处。经过保持时间间隔后,可以更改数据(D)输入处的数据而不影响输出(Q, $\overline{\mathsf{Q}}$ )处的电平。 #### 器件信息<sup>(1)</sup> | 器件型号 | 封装 | 封装尺寸 (标称值) | |-----------------|------------|-----------------| | SN74HCS72QDRQ1 | SOIC (14) | 8.70mm x 3.90mm | | SN74HCS72QPWRQ1 | TSSOP (14) | 5.00mm x 4.40mm | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。 #### 施密特触发输入的优势 ## 目录 | 1 | 特性1 | | 8.3 Feature Description | 9 | |---|--------------------------------------|----|--------------------------------|----| | 2 | 应用1 | | 8.4 Device Functional Modes | 10 | | 3 | 说明 1 | 9 | Application and Implementation | 11 | | 4 | 修订历史记录 | | 9.1 Application Information | 11 | | 5 | Pin Configuration and Functions | | 9.2 Typical Application | 11 | | 6 | Specifications | 10 | Power Supply Recommendations | 13 | | ٠ | 6.1 Absolute Maximum Ratings | 11 | Layout | 13 | | | 6.2 ESD Ratings | | 11.1 Layout Guidelines | 13 | | | 6.3 Recommended Operating Conditions | | 11.2 Layout Example | 13 | | | 6.4 Thermal Information | 12 | 器件和文档支持 | 14 | | | 6.5 Electrical Characteristics | | 12.1 文档支持 | 14 | | | 6.6 Switching Characteristics | | 12.2 接收文档更新通知 | 14 | | | 6.7 Timing Characteristics | | 12.3 社区资源 | 14 | | | 6.8 Typical Characteristics 7 | | 12.4 商标 | 14 | | 7 | Parameter Measurement Information | | 12.5 静电放电警告 | 14 | | 8 | Detailed Description9 | | 12.6 Glossary | | | • | 8.1 Overview | 13 | 机械、封装和可订购信息 | 14 | | | 8.2 Functional Block Diagram9 | | | | ## 4 修订历史记录 | 日期 | 修订版本 | 说明 | |-------------|------|--------| | 2019 年 10 月 | * | 初始发行版。 | www.ti.com.cn ## 5 Pin Configuration and Functions #### D and PW Package 14-Pin SOIC and TSSOP Top View #### **Pin Functions** | PIN TYPE | | TVDE | DESCRIPTION | |------------------|-----|--------|---------------------------------------------| | NAME | NO. | ITPE | DESCRIPTION | | 1CLR | 1 | Input | Clear for channel 1, active low | | 1D | 2 | Input | Data for channel 1 | | 1 <del>CLK</del> | 3 | Input | Clock for channel 1, falling edge triggered | | 1PRE | 4 | Input | Preset for channel 1, active low | | 1Q | 5 | Output | Output for channel 1 | | 1Q | 6 | Output | Inverted output for channel 1 | | GND | 7 | _ | Ground | | 2Q | 8 | Output | Inverted output for channel 2 | | 2Q | 9 | Output | Output for channel 2 | | 2PRE | 10 | Input | Preset for channel 2, active low | | 2CLK | 11 | Input | Clock for channel 2, falling edge triggered | | 2D | 12 | Input | Data for channel 2 | | 2CLR | 13 | Input | Clear for channel 2, active low | | V <sub>CC</sub> | 14 | _ | Positive supply | ## TEXAS INSTRUMENTS #### 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------|-------------------------------------------------------------------|------|-----|------| | $V_{CC}$ | Supply voltage | | -0.5 | 7 | V | | I <sub>IK</sub> | Input clamp current (2) | $V_{I} < 0 \text{ or } V_{I} > V_{CC} + 0.5 \text{ V}$ | | ±20 | mA | | I <sub>OK</sub> | Output clamp current <sup>(2)</sup> | V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> + 0.5<br>V | | ±20 | mA | | Io | Continuous output current | $V_O = 0$ to $V_{CC}$ | | ±25 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±50 | mA | | Tj | Junction temperature (3) | | 150 | °C | | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | | <sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Rating* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Condition*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-------------------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup><br>HBM ESD Classification Level 2 | | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per AEC Q100-<br>011<br>CDM ESD Classification Level C4B | ±1000 | V | <sup>(1)</sup> AEC Q100-002 indicate that HBM stressing shall be in accordrance with the ANSI/ESDA/JEDEC JS-001 specification. #### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM M | λX | UNIT | |-----------------|-------------------------------------|-----|--------|----|------| | V <sub>CC</sub> | Supply voltage | 2 | 5 | 6 | V | | VI | Input voltage | 0 | V | СС | V | | Vo | Output voltage | 0 | V | СС | V | | Δt/Δν | Input transition rise and fall rate | | Unlimi | ed | ns/V | | T <sub>A</sub> | Ambient temperature | -40 | 1 | 25 | °C | #### 6.4 Thermal Information | | | SN74H | SN74HCS72-Q1 | | | | |----------------------|----------------------------------------------|----------|--------------|------|--|--| | | THERMAL METRIC | D (SOIC) | PW (TSSOP) | UNIT | | | | | | 14 PINS | 14 PINS | | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 133.6 | 151.7 | °C/W | | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 89 | 79.4 | °C/W | | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 89.5 | 94.7 | °C/W | | | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 45.5 | 25.2 | °C/W | | | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 89.1 | 94.1 | °C/W | | | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A | N/A | °C/W | | | <sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(3)</sup> Guaranteed by design www.ti.com.cn #### 6.5 Electrical Characteristics over operating free-air temperature range; typical values measured at $T_A = 25$ °C (unless otherwise noted) | | PARAMETER | TEST CO | NDITIONS | V <sub>cc</sub> | MIN | TYP | MAX | UNIT | |----------------|----------------------------------------------------------------|----------------------------|---------------------------|-----------------|----------------|------------------|-------|------| | | | | | 2 V | 0.7 | | 1.5 | | | $V_{T+}$ | Positive switching threshold | | | 4.5 V | 1.7 | | 3.15 | V | | | | | | 6 V | 2.1 | | 4.2 | | | | | | | 2 V | 0.3 | | 1.0 | | | $V_{T-}$ | Negative switching threshold | | | 4.5 V | 0.9 | | 2.2 | V | | | | | | 6 V | 1.2 | | 3.0 | | | | | | | 2 V | 0.2 | | 1.0 | | | $\Delta V_{T}$ | Hysteresis (V <sub>T+</sub> - V <sub>T-</sub> ) <sup>(1)</sup> | | | 4.5 V | 0.4 | | 1.4 | V | | | | | | 6 V | 0.6 | | 1.6 | | | | | | $I_{OH} = -20 \mu A$ | 2 V to 6 V | $V_{CC} - 0.1$ | $V_{CC} - 0.002$ | | | | $V_{OH}$ | High-level output voltage | $V_I = V_{IH}$ or $V_{IL}$ | $I_{OH} = -6 \text{ mA}$ | 4.5 V | 4 | 4.3 | | V | | | | | $I_{OH}$ = -7.8 mA | 6 V | 5.4 | 5.75 | | | | | | | $I_{OL} = 20 \mu A$ | 2 V to 6 V | | 0.002 | 0.1 | | | $V_{OL}$ | Low-level output voltage | $V_I = V_{IH}$ or $V_{IL}$ | $I_{OL} = 6 \text{ mA}$ | 4.5 V | | 0.18 | 0.30 | V | | | | | $I_{OL} = 7.8 \text{ mA}$ | 6 V | | 0.22 | 0.33 | | | II | Input leakage current | $V_I = V_{CC}$ or 0 | | 6 V | | ±100 | ±1000 | nA | | $I_{CC}$ | Supply current | $V_I = V_{CC}$ or 0, $I_C$ | 0 = 0 | 6 V | | 0.1 | 2 | μΑ | | Ci | Input capacitance | | | 2 V to 6 V | | | 5 | pF | | $C_{pd}$ | Power dissipation capacitance per gate | No load | | 2 V to 6 V | | 10 | | pF | <sup>(1)</sup> Guaranteed by design. #### 6.6 Switching Characteristics $C_L$ = 50 pF; over operating free-air temperature range; typical values measured at $T_A$ = 25°C (unless otherwise noted). See Parameter Measurement Information | | PARAMETER | FROM (INPUT) | TO (OUTPUT) | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |------------------|--------------------------------|--------------|------------------------------|-----------------|-----|-----|-----|------| | | | | | 2 V | 20 | 31 | | | | $f_{\text{max}}$ | Max switching frequency | | | 4.5 V | 64 | 95 | | MHz | | | | | | 6 V | 74 | 105 | | | | | | | | 2 V | | 19 | 42 | | | | | PRE or CLR | Q or Q | 4.5 V | | 8 | 19 | ns | | | Decreasion delect | | | 6 V | | 7 | 15 | | | t <sub>pd</sub> | Propagation delay | | Q or $\overline{\mathbb{Q}}$ | 2 V | | 19 | 42 | | | | | CLK | | 4.5 V | | 8 | 19 | ns | | | | | | 6 V | | 7 | 15 | | | | | | | 2 V | | 9 | 16 | | | t <sub>t</sub> | Transition-time <sup>(1)</sup> | | Q or $\overline{Q}$ | 4.5 V | | 5 | 9 | ns | | | | | | 6 V | | 4 | 8 | | <sup>(1)</sup> $t_t = t_r \text{ or } t_f$ , whichever is larger #### 6.7 Timing Characteristics $C_L$ = 50 pF; over operating free-air temperature range; typical values measured at $T_A$ = 25°C (unless otherwise noted). See Parameter Measurement Information. | | PARAMETER | | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |--------------------|----------------------------------|---------------------|-----------------|-----|-----|-----|------| | | | | 2 V | | | 20 | | | f <sub>clock</sub> | Clock frequency | | 4.5 V | | | 64 | MHz | | | | | 6 V | | | 74 | | | | | | 2 V | 8 | 7 | | | | | | PRE or CLR low | 4.5 V | 7 | 5 | | ns | | | Dulas duration | | 6 V | 7 | 5 | | | | ι <sub>W</sub> | t <sub>w</sub> Pulse duration | CLK high or low | 2 V | 10 | 5 | | ns | | | | | 4.5 V | 9 | 3 | | | | | | | 6 V | 8 | 2 | | | | | | Data | 2 V | 16 | 11 | | ns | | | | | 4.5 V | 6 | 1 | | | | 4 | Catura tima a h afarra CLIV lavo | | 6 V | 3 | 1 | | | | t <sub>su</sub> | Setup time before CLK low | | 2 V | 7 | | | | | | | PRE or CLR inactive | 4.5 V | 0 | | | ns | | | | | 6 V | 0 | | | | | | | | 2 V | 5 | | | | | t <sub>h</sub> | Hold time | Data after CLK ↓ | 4.5 V | 3 | | | ns | | | | | 6 V | 2 | | | | #### 6.8 Typical Characteristics www.ti.com.cn 图 3. Supply current across input voltage, 2-, 2.5-, and 3.3-V supply 图 4. Supply current across input voltage, 4.5-, 5-, and 6-V supply www.ti.com.cn #### 7 Parameter Measurement Information Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \Omega$ , $t_t < 2.5 \text{ ns}$ . For clock inputs, $f_{\text{max}}$ is measured when the input duty cycle is 50%. The outputs are measured one at a time with one input transition per measurement. 8 Detailed Description ## 8.1 Overview www.ti.com.cn ■ 10 describes the SN74HCS72-Q1. As the SN74HCS72-Q1 is a dual D-Type negative-edge-triggered flip-flop with clear and preset, the diagram below describes one of the two device flip-flops. #### 8.2 Functional Block Diagram 图 10. Logic Diagram (Positive Logic) for one channel of SN74HCS72-Q1 #### 8.3 Feature Description #### 8.3.1 Balanced CMOS Push-Pull Outputs A balanced output allows the device to sink and source similar currents. The drive capability of this device may create fast edges into light loads so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined the in the *Absolute Maximum Ratings* must be followed at all times. #### 8.3.2 CMOS Schmitt-Trigger Inputs Standard CMOS inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the *Electrical Characteristics*. The worst case resistance is calculated with the maximum input voltage, given in the *Absolute Maximum Ratings*, and the maximum input leakage current, given in the *Electrical Characteristics*, using ohm's law $(R = V \div I)$ . The Schmitt-trigger input architecture provides hysteresis as defined by $\Delta V_T$ in the *Electrical Characteristics*, which makes this device extremely tolerant to slow or noisy inputs. While the inputs can be driven much slower than standard CMOS inputs, it is still recommended to properly terminate unused inputs. Driving the inputs slowly will also increase dynamic current consumption of the device. For additional information regarding Schmitt-trigger inputs, please see Understanding Schmitt Triggers. #### Feature Description (接下页) #### 8.3.3 Positive and Negative Clamping Diodes The inputs and outputs to this device have both positive and negative clamping diodes as depicted in 图 11. #### **CAUTION** Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input negative-voltage and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 图 11. Electrical Placement of Clamping Diodes for Each Input and Output #### 8.4 Device Functional Modes 表 1 lists the functional modes of the SN74HCS72-Q1. 表 1. Function Table | | INPUTS | OUTPU | TS | | | |-----|--------|--------------|----|------------------|------------------| | PRE | CLR | CLK | D | Q | Q | | L | Н | X | Х | Н | L | | Н | L | X | X | L | Н | | L | L | X | X | H <sup>(1)</sup> | H <sup>(1)</sup> | | Н | Н | $\downarrow$ | Н | Н | L | | Н | Н | $\downarrow$ | L | L | Н | | Н | Н | L | Х | $Q_0$ | $\overline{Q}_0$ | | Н | Н | Н | X | $Q_0$ | $\overline{Q}_0$ | (1) This configuration is nonstable; that is, it does not persist when PRE or CLR returns to its inactive (high) level. ZHCSKE5-OCTOBER 2019 www.ti.com.cn #### **Application and Implementation** 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 9.1 Application Information The SN74HCS72-Q1 is an ideal device for taking a CAN wake-up request and converting it to a power supply enable due to its low power consumption and noise rejecting inputs, which eliminate false triggers. CAN communication can occur when the vehicle ignition is off. Therefore, many circuits are designed to work in a standby or low power mode. Because a CAN wake-up request causes the RX pin to pulse LOW, the SN74HCS72-Q1 will trigger off the falling edge enabling the power for the CAN controller. Then the CAN controller powers on for the incoming communication. When communications are finished, the controller sends a reset pulse to the SN74HCS72-Q1 and CAN transceiver putting the circuit back into a standby mode. #### 9.2 Typical Application 图 12. Power Enable Using CAN Wake-up Request #### 9.2.1 Design Requirements The SN74HCS72-Q1 device allows flexibility by having complementary outputs for active-high or active-low enables. The supply should be selected such that the device is always powered along with the CAN transceiver. The same supply for both devices is recommended. With the SN74HCS72-Q1, a power on reset circuit only requires a resistor (R) and capacitor (C) to create a delay. The R and C values create a delay that is approximately 2.2×RC. In this application, it is desired to have the output (Q) in the HIGH state at startup, so R1 and C1 are connected directly to the CLR pin, as shown in 8 12. A second resistor is needed to limit the current into the CAN controller when it sets the circuit back into standby mode. It is required for the R1 resistor to be at least ten times larger than R2 to avoid a divider circuit $(R2 \le 10R1)$ . The D input can be tied either to V<sub>CC</sub> or\_ground depending on the desired implementation. In this example, it is tied to V<sub>CC</sub> to obtain a HIGH signal from Q when a wake-up request occurs. ## TEXAS INSTRUMENTS #### Typical Application (接下页) #### 9.2.1.1 Output Considerations In general, the load needs to be considered in the design to determine if the device will have the capability to drive it. For this application, we assume that the flip-flop output is transmitting over a relatively short trace (under 10 cm) to a CMOS input. Primary load factors to consider: - Load Capacitance: approximately 15 pF - See the Switching Characteristics section for the capacitive loads tested with this device. - Increasing capacitance will proportionally increase output transition times. - Decreasing capacitance will proportionally decrease output transition times, and can produce ringing due to very fast transition rates. A 25-Ω resistor can be added in series with the output if ringing needs to be dampened. - Load Current: expected maximum of 10 μA - Leakage current into connected devices. - Parasitic current from other components. - Resistive load current. - Output Voltage: see Electrical Characteristics for output voltage ratings at a given current. - Output HIGH (V<sub>OH</sub>) and output LOW (V<sub>OL</sub>) voltage levels affect the input voltage, V<sub>IH</sub> and V<sub>IL</sub>, respectively, to subsequent devices. #### 9.2.1.2 Input Considerations The SN74HCS72-Q1 has Schmitt-trigger inputs. Schmitt-trigger inputs have no limitation on transition rate, however the input voltage must be larger than $V_{T+(max)}$ to be guaranteed to be read as a logic high, and below $V_{T-(min)}$ to be guaranteed to be read as a logic low, as defined in the *Electrical Characteristics*. Do not exceed the values specified in the *Absolute Maximum Ratings* or the device could be damaged. #### 9.2.1.3 Timing Considerations The SN74HCS72-Q1 is a clocked device. As such, it requires special timing considerations to ensure normal operation. Primary timing factors to consider: - Maximum clock frequency: the maximum operating clock frequency defined in *Timing Characteristics* is the maximum frequency at which the device is guaranteed to function. This value refers specifically to the triggering waveform, measuring from one trigger level to the next. - Pulse duration: ensure that the triggering event duration is larger than the minimum pulse duration, as defined in the *Timing Characteristics*. - Setup time: ensure that the data has changed at least one setup time prior to the triggering event, as defined in the *Timing Characteristics*. - Hold time: ensure that the data remains in the desired state at least one hold time after the triggering event, as defined in the *Timing Characteristics*. #### 9.2.2 Detailed Design Procedure - Recommended Input Conditions: - Input signals to Schmitt-trigger inputs, like those found on the HCS family of devices, can support unlimited edge rates. - Input thresholds are listed in the Electrical Characteristics. - Inputs include positive clamp diodes. Input voltages can exceed the device's supply so long as the clamp current ratings are observed from the *Absolute Maximum Ratings*. Do not exceed the absolute maximum voltage rating of the device or it could be damaged. - 2. Recommended Output Conditions: - Load currents should not exceed the value listed in the Absolute Maximum Ratings. - Series resistors on the output may be used if the user desires to slow the output edge signal or limit the #### Typical Application (接下页) output current. #### 9.2.3 Application Curve 图 13. Application timing diagram #### 10 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Absolute Maximum Ratings* table. Each $V_{CC}$ terminal should have a bypass capacitor to prevent power disturbance. For this device, a 0.1- $\mu$ F capacitor is recommended. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. The 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminals as possible for best results. #### 11 Layout #### 11.1 Layout Guidelines In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4 channels are used. Such input pins should not be left completely unconnected because the unknown voltages result in undefined operational states. Specified in $\boxtimes$ 14 are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally they are tied to GND or $V_{CC}$ , whichever makes more sense or is more convenient. It is recommended to float outputs unless the part is a transceiver. If the transceiver has an output enable pin, it disables the output section of the part when asserted. This pin keeps the input section of the I/Os from being disabled and floated. #### 11.2 Layout Example 图 14. Layout Example ## TEXAS INSTRUMENTS #### 12 器件和文档支持 #### 12.1 文档支持 #### 12.1.1 相关文档 请参阅如下相关文档: - 德州仪器 (TI), 《慢速或浮点 CMOS 输入的影响》应用报告 - 德州仪器 (TI), 《使用全新 HCS 逻辑系列降低噪声并节省电力》 应用报告 - 德州仪器 (TI), 《了解施密特触发》 应用报告 #### 12.2 接收文档更新通知 要接收文档更新通知,请导航至 ti.com. 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 12.3 社区资源 TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 12.4 商标 E2E is a trademark of Texas Instruments. #### 12.5 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 #### 12.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. #### 13 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。 #### 重要声明和免责声明 TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。 所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。 TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司 #### PACKAGE OPTION ADDENDUM 10-Dec-2020 #### PACKAGING INFORMATION www.ti.com | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | SN74HCS72QDRQ1 | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HCS72Q1 | Samples | | SN74HCS72QPWRQ1 | ACTIVE | TSSOP | PW | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HCS72Q | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 10-Dec-2020 ### D (R-PDSO-G14) #### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. ## D (R-PDSO-G14) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G14) #### PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 ## PW (R-PDSO-G14) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### 重要声明和免责声明 TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。 所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。 TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司