

# HIGH-SPEED DIFFERENTIAL LINE DRIVERS AND RECEIVERS

#### **FEATURES**

 Typically Meets or Exceeds ANSI TIA/EIA-644-1995 Standard

Operates From a Single 2.4-V to 3.6-V Supply

Signaling Rates up to 400 Mbit/s

Bus-Terminal ESD Exceeds 12 kV

• Low-Voltage Differential Signaling With Typical Output Voltages of 285 mV and a 100- $\Omega$  Load

Propagation Delay Times
Driver: 1.7-ns Typical
Receiver: 3.7-ns Typical

Driver: 25-mW TypicalReceiver: 60-mW Typical

Power Dissipation at 200 MHzDriver: 25-mW Typical

• Receiver: 60-mW Typical

LVTTL Input Levels Are 5-V Tolerant

• Receiver Maintains High Input Impedance

• Receiver Has Open-Circuit Fail Safe

 Available in Thin Shink Outline Packaging With 20-mil Lead Pitch

#### DESCRIPTION

The SN65LVDS1050 is similar to the SN65LVDS050 except that it is characterized for operation with a lower supply voltage range and packaged in the thin shrink outline package for portable battery-powered applications.



#### **DRIVER FUNCTION TABLE**

| INP  | UTS | OUTPUTS |   |  |  |
|------|-----|---------|---|--|--|
| D    | DE  | Y       | Z |  |  |
| L    | Н   | L       | Н |  |  |
| Н    | Н   | Н       | L |  |  |
| Open | Н   | L       | Н |  |  |
| Х    | L   | Z       | Z |  |  |

H = high level, L = low level, Z = high impedance, X = don't care

#### **RECEIVER FUNCTION TABLE**

| INPUTS                             | OUTPUT |   |
|------------------------------------|--------|---|
| $V_{ID} = V_A - V_B$               | RE     | R |
| $V_{ID} \ge 100 \text{ mV}$        | L      | Н |
| -100 mV < V <sub>ID</sub> < 100 mV | L      | ? |
| V <sub>ID</sub> ≤ -100 mV          | L      | L |
| Open                               | L      | Н |
| X                                  | Н      | Z |

H = high level, L = low level, Z = high impedance, X = don't care

The differential line drivers and receivers use low-voltage differential signaling (LVDS) to achieve signaling rates as high as 400 Mbps. The drivers provide a minimum differential output voltage magnitude of 247 mV into a  $100-\Omega$  load and receipt of 100-mV signals with up to 1~V of ground potential difference between a transmitter and receiver.

The intended application of this device and signaling technique is for point-to-point baseband data transmission over controlled impedance media of approximately  $100-\Omega$  characteristic impedance. The transmission media may be printed-circuit board traces, backplanes, or cables. Note: The ultimate rate and distance of data transfer is dependent upon the attenuation characteristics of the media, the noise coupling to the environment and other application-specific characteristics.

The SN65LVDS1050 is characterized for operation from -40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## **EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS**





#### ABSOLUTE MAXIMUM RATINGS

over operating free-air temperature range (unless otherwise noted) (1)

|                                          |                                    | UNIT                         |
|------------------------------------------|------------------------------------|------------------------------|
| Supply voltage range, V <sub>CC</sub> (2 | 2)                                 | -0.5 V to 4 V                |
| Voltage range (D, R, DE, RE              | <del>.</del> ()                    | -0.5 V to 6 V                |
| Voltage range (Y, Z, A, and              | B)                                 | -0.5 V to 4 V                |
| Electrostatic discharge                  | Y, Z, A, B, and GND (3)            | CLass 3, A:12 kV, B:600 V    |
|                                          | All terminals                      | Class 3, A:7 kV, B:500 V     |
| Continuous power dissipation             | n                                  | See Dissipation Rating Table |
| Storage temperature range                | ·                                  | -65°C to 150°C               |
| Lead temperature 1,6 mm (1               | /16 inch) from case for 10 seconds | 250°C                        |

- (1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other condition beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltage values, except differential I/O bus voltages are with respect to network ground terminal.
- (3) Tested in accordance with MIL-STD-883C Method 3015.7.

#### **DISSIPATION RATING TABLE**

| PACKAGE | $T_{A} \le 25^{\circ}\text{C POWER RATING}$ | DERATING FACTOR ABOVE T <sub>A</sub> =25°C | T <sub>A</sub> =85°C POWER RATING |
|---------|---------------------------------------------|--------------------------------------------|-----------------------------------|
| PW      | 774 mW                                      | 6.2 mW/°C                                  | 402 mW                            |

#### **RECOMMENDED OPERATING CONDITIONS (1)**

|                                                                                       | MIN | NOM | MAX                        | UNIT |
|---------------------------------------------------------------------------------------|-----|-----|----------------------------|------|
| Supply voltage, $V_{CC}$                                                              | 2.4 | 2.7 | 3.6                        | V    |
| High-level input voltage, $V_{\rm IH}$                                                | 2   |     |                            | V    |
| Low-level input voltage, $V_{\rm IL}$                                                 |     |     | 0.8                        | V    |
| Magnitude of differential input voltage, $ V_{\text{ID}} $                            | 0.1 |     | 0.6                        | V    |
| Driver output voltage, $V_{OY}$ or $V_{OZ}$                                           | 0   |     | 2.4                        | V    |
| Magnitude of differential output voltage with disabled driver, $ V_{\text{OD(dis)}} $ |     |     | 520                        | mV   |
| Common-mode input voltage, V <sub>IC</sub> (see Figure 5)                             | 0   |     | $2.4 - \frac{ V_{ID} }{2}$ | V    |
|                                                                                       |     |     | V <sub>CC</sub> -0.8       |      |
| Operating free-air temperature, T <sub>A</sub>                                        | 40  |     | 85                         | °C   |

<sup>(1)</sup> The common-mode input voltage,  $V_{IC}$ , is not fully 644 compliant when  $V_{CC}$  = 2.4 V.

#### **DEVICE ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

| PARAMETER       |                | TEST CONDITIONS                                                       | MIN | <b>TYP</b> (1) | MAX | UNIT |
|-----------------|----------------|-----------------------------------------------------------------------|-----|----------------|-----|------|
|                 |                | Driver and receiver enabled, No receiver load, Driver RL=100 $\Omega$ |     | 12             | 20  |      |
| I <sub>CC</sub> | Supply current | Driver enabled, Receiver disabled, R <sub>L</sub> =100 $\Omega$       |     | 10             | 16  | mA   |
|                 |                | Driver disabled, Receiver enabled, No load                            |     | 3              | 6   |      |
|                 |                | Disabled                                                              |     | 0.5            | 1   |      |

<sup>(1)</sup> All typical values are at 25°C and with a 2.7-V supply.



## DRIVER ELECTRICAL CHARACTERISTICS

over recommended operating conditions (unless otherwise noted)

| PARAMETER           |                                                                      |                                                                                                                                         | TEST CONDITIONS                                 | MIN | TYP       | MAX | UNIT |
|---------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-----|-----------|-----|------|
| V <sub>OD</sub>     | Differential output voltage magnitude                                |                                                                                                                                         | D =4000 Can Figure 4                            | 247 | 285       | 454 |      |
| $\Delta  V_{OD} $   | Change in differential output voltage magnitude between logic states | ude                                                                                                                                     | $R_L$ =100 $\Omega$ , See Figure 1 and Figure 2 | 50  |           | 50  | mV   |
| V <sub>OC(SS)</sub> | Steady-state common-mode output voltage                              |                                                                                                                                         | 1.125                                           |     | 1.37<br>5 | V   |      |
| $\Delta V_{OC(SS)}$ | Change in steady-state common-mode outp age between logic states     | ut volt-                                                                                                                                | See Figure 3                                    | 50  |           | 50  | mV   |
| V <sub>OC(PP)</sub> | Peak-to-peak common-mode output voltage                              |                                                                                                                                         |                                                 |     | 50        | 150 | mV   |
|                     | IPole Investigate and a                                              |                                                                                                                                         |                                                 |     | 0.5       | 20  |      |
| I <sub>IH</sub>     | High-level input current                                             | D V <sub>IH</sub> =5 V                                                                                                                  | V <sub>IH</sub> =5 V                            |     | 2         | 20  | μA   |
|                     |                                                                      |                                                                                                                                         |                                                 |     | 0.5       | 10  |      |
| I <sub>IL</sub>     | Low-level input current                                              | D                                                                                                                                       | V <sub>IL</sub> =0.8 V                          |     | 2         | 20  | μA   |
|                     | 0,                                                                   | 1                                                                                                                                       | V <sub>OY</sub> or V <sub>OZ</sub> =0 V         |     | 3         | 10  |      |
| los                 | Short-circuit output current                                         | V <sub>OD</sub> =0 V                                                                                                                    | 3                                               |     | 10        | mA  |      |
|                     |                                                                      |                                                                                                                                         | DE=0 V, V <sub>OY</sub> =V <sub>OZ</sub> =0 V   |     |           |     |      |
| I <sub>O(OFF)</sub> | Off-state output current                                             | DE=0 V, V <sub>OY</sub> =V <sub>OZ</sub> =0 V<br>DE=V <sub>CC</sub> , V <sub>OY</sub> =V <sub>OZ</sub> =0 V,<br>V <sub>CC</sub> < 1.5 V | -1                                              |     | 1         | μΑ  |      |
| C <sub>IN</sub>     | Input capacitance                                                    |                                                                                                                                         |                                                 |     | 3         |     | pF   |

# RECEIVER ELECTRICAL CHARACTERISTICS

over recommended operating conditions (unless otherwise noted)

| PARAM               | IETER                                               | TEST CONDITIONS          | MIN | <b>TYP</b> (1) | MAX | UNIT |
|---------------------|-----------------------------------------------------|--------------------------|-----|----------------|-----|------|
| $V_{ITH+}$          | Positive-going differential input voltage threshold | Coo Figure F and Table 1 |     |                | 100 | m)/  |
| V <sub>ITH-</sub>   | Negative-going differential input voltage threshold | See Figure 5 and Table 1 | 100 |                |     | mV   |
| V <sub>OH</sub>     | High-level output voltage                           | I <sub>OH</sub> =-8 mA   | 2   |                |     | V    |
| V <sub>OL</sub>     | Low-level output voltage                            | I <sub>OL</sub> =8 mA    |     |                | 0.4 | V    |
|                     | Innut summer (A or Discussion)                      | V <sub>I</sub> =0        | 2   |                | 20  |      |
| l <sub>l</sub>      | Input current (A or B inputs)                       | V <sub>I</sub> =2.4 V    | 1.2 |                |     | μA   |
| I <sub>I(OFF)</sub> | Power-off input current (A or B inputs)             | V <sub>CC</sub> =0       |     |                | ±20 | μΑ   |
| I <sub>IH</sub>     | High-level input current (enables)                  | V <sub>IH</sub> =5 V     |     |                | ±10 | μΑ   |
| I <sub>IL</sub>     | Low-level input current (enables)                   | V <sub>IL</sub> =0.8 V   |     |                | ±10 | μΑ   |
| l <sub>oz</sub>     | High-impedance output current                       | V <sub>O</sub> =0 or 5 V |     |                | ±10 | μΑ   |

<sup>(1)</sup> All typical values are at 25°C and with a 2.7-V supply.

4



#### **DRIVER SWITCHING CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

| PARAMETER          |                                                     | TEST CONDITIONS                         | MIN | <b>TYP</b> (1) | М       | AXUNIT |
|--------------------|-----------------------------------------------------|-----------------------------------------|-----|----------------|---------|--------|
| t <sub>PLH</sub>   | Propagation delay time, low-to-high-level output    |                                         |     | 1.7            | 2.<br>7 | ns     |
| t <sub>PHL</sub>   | Propagation delay time, high-to-low-level output    |                                         |     | 1.7            | 3       | ns     |
| t <sub>r</sub>     | Differential output signal rise time                | $R_L$ =100Ω, $C_L$ =10 pF, See Figure 2 |     | 0.8            | 1       | ns     |
| t <sub>f</sub>     | Differential output signal fall time                | See Figure 2                            |     | 0.8            | 1       | ns     |
| t <sub>sk(p)</sub> | Pulse skew ( t <sub>pHL</sub> - t <sub>pLH</sub>  ) |                                         |     | 300            |         | ps     |
| t <sub>sk(o)</sub> | Channel-to-channel output skew (2)                  |                                         |     | 150            |         | ps     |
| t <sub>en</sub>    | Enable time                                         | Con Figure 4                            |     | 7.8            | 10      | ns     |
| t <sub>dis</sub>   | Disable time                                        | See Figure 4                            |     | 6.6            | 10      | ns     |

## RECEIVER SWITCHING CHARCTERISTICS

over recommended operating conditions (unless otherwise noted)

| PARAM              | IETER                                                       | TEST CONDITIONS                     | MIN | <b>TYP</b> (1) | MAX | UNIT |
|--------------------|-------------------------------------------------------------|-------------------------------------|-----|----------------|-----|------|
| t <sub>PLH</sub>   | Propagation delay time, low-to-high-level output            |                                     |     | 3.7            | 5.2 | ns   |
| t <sub>PHL</sub>   | Propagation delay time, high-to-low-level output            |                                     |     | 3.7            | 4.5 | ns   |
| t <sub>sk(p)</sub> | Pulse skew ( t <sub>pHL</sub> - t <sub>pLH</sub>  )         | C <sub>L</sub> =10 pF, See Figure 6 |     | 0.3            |     | ns   |
| t <sub>r</sub>     | Output signal rise time                                     |                                     |     | 8.0            | 1.5 | ns   |
| t <sub>f</sub>     | Output signal fall time                                     |                                     |     | 8.0            | 1.5 | ns   |
| t <sub>PZH</sub>   | Propagation delay time, high-level-to-high-impedance output |                                     |     | 5.4            |     | ns   |
| $t_{PZL}$          | Propagation delay time, low-level-to-low-impedance output   | Coo Figure 7                        |     | 6.3            |     | ns   |
| t <sub>PHZ</sub>   | Propagation delay time, high-impedance-to-high-level output | See Figure 7                        |     | 6.1            |     | ns   |
| t <sub>PLZ</sub>   | Propagation delay time, low-impedance-to-high-level output  |                                     |     | 6.9            |     | ns   |

<sup>(1)</sup> All typical values are at 25°C and with a 2.7-V supply.

<sup>(1)</sup> All typical values are at 25°C and with a 2.7-V supply. 
(2)  $t_{sk(o)}$  is the maximum delay time difference between drivers on the same device.



## PARAMETER MEASUREMENT INFORMATION



Figure 1. Driver Voltage and Current Definitions



All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, pulse repetition rate (PRR) = 50 Mpps, pulse width = 10  $\pm$  0.2 ns .  $C_1$  includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T.

Figure 2. Test Circuit, Timing, and Voltage Definitions for the Differential Output Signal





All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_r \le 1$  ns, pulse repetition rate (PRR) = 50 Mpps, pulse width = 10  $\pm$  0.2 ns .  $C_L$  includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T. The measurement of  $V_{OC(PP)}$  is made on test equipment with a -3 dB bandwidth of at least 300 MHz.

Figure 3. Test Circuit and Definitions for the Driver Common-Mode Output Voltage



All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_r \le 1$  ns, pulse repetition rate (PRR) = 0.5 Mpps, pulse width =  $500 \pm 10$  ns .  $C_1$  includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T.

Figure 4. Driver Enable and Disable Time Circuit and Definitions





Figure 5. Receiver Voltage Definitions

Table 1. Receiver Minimum and Maximum Input Threshold Test Voltages

| APPLIED VO      | LTAGES (V)      | RESULTING DIFFERENTIAL INPUT VOLTAGE (mV) | RESULTING COMMON-MODE INPUT VOLTAGE (V) |
|-----------------|-----------------|-------------------------------------------|-----------------------------------------|
| V <sub>IA</sub> | V <sub>IB</sub> | V <sub>ID</sub>                           | V <sub>IC</sub>                         |
| 1.25            | 1.15            | 100                                       | 1.2                                     |
| 1.15            | 1.25            | 100                                       | 1.2                                     |
| 2.4             | 2.3             | 100                                       | 2.35                                    |
| 2.3             | 2.4             | 100                                       | 2.35                                    |
| 0.1             | 0               | 100                                       | 0.05                                    |
| 0               | 0.1             | 100                                       | 0.05                                    |
| 1.5             | 0.9             | 600                                       | 1.2                                     |
| 0.9             | 1.5             | 600                                       | 1.2                                     |
| 2.4             | 1.8             | 600                                       | 2.1                                     |
| 1.8             | 2.4             | 600                                       | 2.1                                     |
| 0.6             | 0               | 600                                       | 0.3                                     |
| 0               | 0.6             | 600                                       | 0.3                                     |





All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_i \le 1$  ns, pulse repetition rate (PRR) = 50 Mpps, pulse width =  $10 \pm 0.2$  ns.  $C_L$  includes instrumentation and fixture capacitance within 0,06 m of the D.U.T.

Figure 6. Timing Test Circuit and Waveforms





All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_r \le 1$  ns, pulse repetition rate (PRR) = 0.5 Mpps, pulse width = 500  $\pm$  10 ns.  $C_L$  includes instrumentation and fixture capacitance within 0,06 m of the D.U.T.



Figure 7. Enable/Disable Time Test Circuit and Waveforms



#### TYPICAL CHARACTERISTICS





**RECEIVER** 

DRIVER

















RECEIVER
HIGH-TO-LOW LEVEL PROPAGATION DELAY TIME
vs
FREE-AIR TEMPERATURE



Figure 14.

Figure 15.

# RECEIVER LOW-TO-HIGH LEVEL PROPAGATION DELAY TIME





#### **APPLICATION INFORMATION**

The devices are generally used as building blocks for high-speed point-to-point data transmission. Ground differences are less than 1 V with a low common-mode output and balanced interface for very low noise emissions. Devices can interoperate with RS-422, PECL, and IEEE-P1596. Drivers/Receivers maintain ECL speeds without the power and dual supply requirements.



Figure 17. Data Transmission Distance Versus Rate

#### Fail Safe

One of the most common problems with differential signaling applications is how the system responds when no differential voltage is present on the signal pair. The LVDS receiver is like most differential line receivers, in that its output logic state can be indeterminate when the differential input voltage is between -100 mV and100 mV and within its recommended input common-mode voltage range. Tl's LVDS receiver is different in how it handles the open-input circuit situation, however.

Open-circuit means that there is little or no input current to the receiver from the data line itself. This could be when the driver is in a high-impedance state or the cable is disconnected. When this occurs, the LVDS receiver pulls each line of the signal pair to near  $V_{CC}$  through 300-k $\Omega$  resistors as shown in Figure 11. The fail-safe feature uses an AND gate with input voltage thresholds at about 2.3 V to detect this condition and force the output to a high-level, regardless of the differential input voltage.





Figure 18. Open-Circuit Fail Safe of the LVDS Receiver

It is only under these conditions that the output of the receiver is valid with less than a 100-mV differential input voltage magnitude. The presence of the termination resistor, Rt, does not affect the fail-safe function as long as it is connected as shown in the figure. Other termination circuits may allow a dc current to ground that could defeat the pullup currents from the receiver and the fail-safe feature.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                    |              |                      |         |
| SN65LVDS1050PW   | ACTIVE | TSSOP        | PW                 | 16   | 90             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | DL1050               | Samples |
| SN65LVDS1050PWG4 | ACTIVE | TSSOP        | PW                 | 16   | 90             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | DL1050               | Samples |
| SN65LVDS1050PWR  | ACTIVE | TSSOP        | PW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | DL1050               | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

10-Dec-2020

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 16-Oct-2020

# TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65LVDS1050PWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 16-Oct-2020



#### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65LVDS1050PWR | TSSOP        | PW              | 16   | 2000 | 853.0       | 449.0      | 35.0        |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated