

## SN65HVS882

SLAS601-MAY 2008

www.ti.com

# **INDUSTRIAL 8-DIGITAL-INPUT SERIALIZER**

#### **FEATURES**

- Eight Inputs
  - High Input Voltage up to 34 V
  - Selectable Debounce Filters 0 ms to 3 ms
  - Flexible Input Current Limit 0.2 mA to 5.2 mA
  - Field Pins Protected to 15-kV HBM ESD
- **Output Drivers for External Status LEDs**
- **Cascadable in Multiples of Eight Inputs**
- SPI-Compatible Interface
- **Regulated 5-V Output for External Isolator**
- **Over-Temperature Indicator**

#### **APPLICATIONS**

- Sensor Inputs for Industrial Automation and Process Control
- **High Channel Count Digital Input Modules for** PC and PLC Systems
- **Decentralized I/O Modules**
- **Motion Control Systems**

## DESCRIPTION

The SN65HVS882 is an eight channel, digital-input serializer for high-channel density digital input modules in industrial automation. In combination with galvanic isolators the device completes the interface between the high voltage signals on the field-side and the low-voltage signals on the controller side. Input signals are current-limited and then validated by internal debounce filters.

With the addition of a few external components, the input switching characteristics can be configured in accordance with IEC61131-2 for Type 1, 2, and 3 sensor switches.

Upon the application of load and clock signals, input data is latched in parallel into the shift register and afterwards clocked out serially.

Cascading of multiple devices is possible by connecting the serial output of the leading device with the serial input of the following device, enabling the design of high-channel count input modules. Multiple devices can be cascaded through a single serial port, reducing both the isolation channels and controller inputs required.

Input status can be visually indicated via constant current LED outputs. The current limit on the inputs is set by a single external precision resistor. An integrated voltage regulator provides a 5-V output to supply low-power isolators. An on-chip temperature sensor provides diagnostic information for graceful shutdown and system safety.

The SN65HVS882 is available in a 28-pin PWP PowerPAD™ package, allowing for efficient heat dissipation. The device is characterized for operation at temperatures from -40°C to 125°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments.

## SN65HVS882

#### SLAS601-MAY 2008

www.ti.com









## SN65HVS882

SLAS601-MAY 2008

www.ti.com

#### **TERMINAL FUNCTIONS**

| TERM                           | INAL            | DESCRIPTION                              |  |  |  |  |  |  |
|--------------------------------|-----------------|------------------------------------------|--|--|--|--|--|--|
| PIN NO.                        | NAME            | DESCRIPTION                              |  |  |  |  |  |  |
| 1, 2                           | DB0, DB1        | Debounce select inputs                   |  |  |  |  |  |  |
| 3, 5, 7, 9,<br>11, 18, 20, 22  | IPx             | put channel x                            |  |  |  |  |  |  |
| 4, 6, 8, 10,<br>12, 17, 19, 21 | REx             | Return path x (LED drive)                |  |  |  |  |  |  |
| 13                             | RLIM            | Current limiting resistor                |  |  |  |  |  |  |
| 14                             | V <sub>CC</sub> | Field supply voltage                     |  |  |  |  |  |  |
| 15                             | 5VOP            | 5-V output to supply low power isolators |  |  |  |  |  |  |
| 16                             | ток             | Temperature okay                         |  |  |  |  |  |  |
| 23                             | SOP             | Serial data output                       |  |  |  |  |  |  |
| 24                             | CE              | Clock enable input                       |  |  |  |  |  |  |
| 25                             | CLK             | Serial clock input                       |  |  |  |  |  |  |
| 26                             | LD              | Load pulse input                         |  |  |  |  |  |  |
| 27                             | SIP             | Serial data input                        |  |  |  |  |  |  |
| 28                             | GND             | Field ground                             |  |  |  |  |  |  |

#### SLAS601-MAY 2008

#### **ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>**

over operating free-air temperature range (unless otherwise noted)

|                  |                                              |                                     |                            | VALUE      | UNIT |
|------------------|----------------------------------------------|-------------------------------------|----------------------------|------------|------|
| V <sub>CC</sub>  | Field power input                            |                                     |                            | -0.3 to 36 | V    |
| V <sub>IPx</sub> | Field digital inputs                         |                                     | IPx                        | -0.3 to 36 | V    |
| V <sub>ID</sub>  | Voltage at any logic input<br>Output current |                                     | DB0, DB1, CLK, SIP, CE, LD | –0.5 to 6  | V    |
| I <sub>O</sub>   |                                              |                                     | TOK, SOP                   | ±8         | mA   |
|                  |                                              | Human-Body Model <sup>(2)</sup>     | All pins                   | ±4         | kV   |
|                  | Electrostatia dischanna                      | Human-Body Model                    | IPx,V <sub>CC</sub>        | ±15        | KV   |
| V <sub>ESD</sub> | Electrostatic discharge                      | Charged-Device Model <sup>(3)</sup> | All pins                   | ±1         | kV   |
|                  |                                              | Machine Model <sup>(4)</sup>        | All pins                   | ±100       | V    |
| P <sub>TOT</sub> | Continuous total power dissipation           | See Thermal Characteristics         |                            |            |      |
| TJ               | Junction temperature                         |                                     |                            | 170        | °C   |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) JEDEC Standard 22, Method A114-A.

(3) JEDEC Standard 22, Method C101

(4) JEDEC Standard 22, Method A115-A

#### THERMAL CHARACTERISTICS

|                                     | PARAMETER                            | TEST CONDITIO                                                                                                      | MIN                              | TYP | MAX  | UNIT |      |
|-------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------------------------|-----|------|------|------|
| $\theta_{JA}$                       | Junction-to-air thermal resistance   | High-K JEDEC thermal resistance model                                                                              |                                  |     | 35   |      | °C/W |
| $\theta_{JB}$                       | Junction-to-board thermal resistance |                                                                                                                    |                                  | 15  |      | °C/W |      |
| $\theta_{\text{JC}}$                | Junction-to-case thermal resistance  |                                                                                                                    |                                  |     | 4.27 |      | °C/W |
|                                     |                                      |                                                                                                                    | IP0-IP7 = V <sub>CC</sub> = 34 V |     |      |      |      |
|                                     |                                      | $I_{CC}$ and $I_{IP-LIM}$ = worst case with                                                                        | IP0-IP7 = V <sub>CC</sub> = 30 V |     |      | 2600 |      |
| P <sub>D</sub> Device power dissipa | Device power dissipation             | $R_{LIM} = 25 \text{ k}\Omega$ , $I_{LOAD} = 50 \text{ mA on 5VOP}$ ,<br>RE0-RE7 = GND, $f_{IP} = 100 \text{ MHz}$ | IP0-IP7 = V <sub>CC</sub> = 24 V |     |      |      | mW   |
|                                     |                                      |                                                                                                                    | IP0-IP7 = V <sub>CC</sub> = 12 V |     |      |      |      |

## **RECOMMENDED OPERATING CONDITIONS**

|                  |                                                   |                        | MIN | TYP | MAX | UNIT |
|------------------|---------------------------------------------------|------------------------|-----|-----|-----|------|
| V <sub>CC</sub>  | Field supply voltage                              | 10                     |     | 34  | V   |      |
| V <sub>IPL</sub> | Field input low-state input voltage               |                        |     |     | 4   | V    |
| V <sub>IPH</sub> | Field input high-state input voltage              |                        |     |     | 34  | V    |
| VIL              | Logic low-state input voltage                     |                        |     |     | 0.8 | V    |
| VIH              | Logic high-state input voltage                    |                        |     |     | 5.5 | V    |
| R <sub>LIM</sub> | Current limiter resistor                          |                        |     | 25  | 500 | kΩ   |
| $f_{IP}^{(1)}$   | Input data rate (each field input)                |                        | 0   |     | 1   | Mbps |
|                  |                                                   | $V_{CC} \le 34 V$      | -40 |     | 85  |      |
| T <sub>A</sub>   | Free-air temperature, see Thermal Characteristics | $V_{CC} \le 27 V$      | -40 |     | 105 | °C   |
|                  |                                                   | V <sub>CC</sub> ≤ 18 V | -40 |     | 125 |      |
| TJ               | Junction temperature                              |                        |     |     | 150 | °C   |

(1) Maximum data rate corresponds to 0 ms debounce time, (DB0 = open, DB1 = GND), and  $R_{IN}$  = 0  $\Omega$ 



SLAS601-MAY 2008

www.ti.com

#### **ELECTRICAL CHARACTERISTICS**

Over full-range of recommended operating conditions, unless otherwise noted

|                              | PARAMETER                             | TERMINAL                         | TEST CONDITIONS                                                                                  | MIN | TYP  | MAX          | UNIT |
|------------------------------|---------------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------|-----|------|--------------|------|
| FIELD INPU                   | TS                                    |                                  |                                                                                                  |     |      |              |      |
| V <sub>TH-(IP)</sub>         | Low-level input threshold voltage     |                                  |                                                                                                  | 4.0 | 4.3  |              |      |
| V <sub>TH+(IP)</sub>         | High-level input threshold voltage    | IP0–IP7                          | $R_{LIM} = 25 \text{ k}\Omega$                                                                   |     | 5.2  | 5.5          | V    |
| V <sub>HYS(IP)</sub>         | Input hysteresis                      |                                  |                                                                                                  |     | 0.9  |              |      |
| V <sub>TH-(IN)</sub>         | Low-level input threshold voltage     | Measured at                      | 18 V < V <sub>CC</sub> <30 V,                                                                    | 6   | 8.4  |              |      |
| V <sub>TH+(IN)</sub>         | High-level input threshold voltage    | field side of                    | $R_{IN} = 1.2 \ k\Omega \pm 5\%$                                                                 |     | 9.4  | 10           | V    |
| V <sub>HYS(IN)</sub>         | Input hysteresis                      | R <sub>IN</sub>                  | $R_{LIM} = 25 \text{ k}\Omega, T_A \leq 85 ^{\circ}\text{C}$                                     |     | 1    |              |      |
| R <sub>IP</sub>              | Input resistance                      | IP0–IP7                          | $3 \text{ V} < \text{V}_{\text{IPx}} < 6 \text{ V}, \text{ R}_{\text{LIM}} = 25 \text{ k}\Omega$ | 0.2 | 0.63 | 1.1          | kΩ   |
| I <sub>IP-LIM</sub>          | Input current limit                   | IP0–IP7                          | $R_{\text{LIM}} = 25 \text{ k}\Omega$                                                            |     | 3.6  | 4            | mA   |
| t <sub>DB</sub>              |                                       |                                  | DB0 = open, DB1 = GND                                                                            |     | 0    |              |      |
|                              | Debounce times of input channels      | IP0–IP7                          | DB0 = GND, DB1 = open                                                                            |     | 1    |              | ms   |
|                              |                                       |                                  | DB0 = DB1 = open                                                                                 |     | 3    |              |      |
| I <sub>RE-on</sub>           | RE on-state current                   | RE0–RE7                          | $R_{LIM} = 25 k\Omega$ , $RE_x = GND$                                                            | 2.8 | 3.15 | 3.5          | mA   |
| FIELD SUP                    | PLY                                   | I                                |                                                                                                  |     |      |              |      |
| ICC <sub>(VCC)</sub>         | Supply current, no load               | V <sub>cc</sub>                  | IP0 to IP7 = $V_{CC}$ ,<br>5VOP = open, RE <sub>X</sub> = GND, All logic<br>inputs open          |     |      | 8.7          | mA   |
| 5V REGULA                    | TED OUTPUT                            |                                  |                                                                                                  | ·   |      |              |      |
|                              |                                       |                                  | $10V < V_{CC} < 34V$ , no load                                                                   | 4.5 | 5    | 5.5          |      |
|                              | Linear regulator output voltage       |                                  | 10V < V <sub>CC</sub> < 34V, <sub>IL</sub> = 5mA                                                 | 4.5 | 5    | 5.5<br>5.5 V |      |
| V <sub>O(5V)</sub>           |                                       | 5VOP                             | $10V < V_{CC} < 34V, I_L = 20mA, T_A \le 105^{\circ}C$                                           | 4.5 | 5    |              |      |
|                              |                                       |                                  | $10V < V_{CC} < 34V, I_L = 50 \text{ mA},$<br>$T_A \le 85^{\circ}\text{C}$                       | 4.5 | 5    | 5.5          |      |
| I <sub>LIM(5V)</sub>         | Linear regulator output current limit |                                  |                                                                                                  |     | 115  |              | mA   |
| $\Delta V_5 / \Delta V_{CC}$ | Linear regulation                     | 5VOP, V <sub>CC</sub>            | $10V < V_{CC} < 34V, I_L = 5 \text{ mA},$                                                        |     |      | 2            | mV/V |
| LOGIC INPL                   | JT AND OUTPUTS                        |                                  |                                                                                                  |     |      |              |      |
| V <sub>OL</sub>              | Logic low-level output voltage        | 000 701                          | I <sub>OL</sub> = 20 μA                                                                          |     |      | 0.4          | V    |
| V <sub>OH</sub>              | Logic high-level output voltage       | SOP, TOK                         | I <sub>OH</sub> = -20 μA                                                                         | 4   |      |              | V    |
| IIL                          | Logic input leakage current           | DB0, DB1,<br>SIP,<br>LD, CE, CLK |                                                                                                  | -50 |      | 50           | μΑ   |
| T <sub>OVER</sub>            | Over-temperature indication, internal | ток                              |                                                                                                  |     | 150  |              | °C   |
| T <sub>SHDN</sub>            | Shutdown temperature, internal        |                                  |                                                                                                  |     | 170  |              | °C   |

SLAS601-MAY 2008

#### TIMING REQUIREMENTS

over operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                                          | MIN          | TYP MAX | UNIT |     |
|------------------|----------------------------------------------------|--------------|---------|------|-----|
| t <sub>W1</sub>  | CLK pulse duration                                 | See Figure 5 | 4       |      | ns  |
| t <sub>W2</sub>  | LD pulse duration                                  | See Figure 3 | 6       |      | ns  |
| t <sub>SU1</sub> | SIP to CLK setup time                              | See Figure 6 | 4       |      | ns  |
| t <sub>H1</sub>  | SIP to CLK hold time                               | See Figure 6 | 2       |      | ns  |
| t <sub>SU2</sub> | Falling edge to rising edge (CE to CLK) setup time | See Figure 7 | 4       |      | ns  |
| t <sub>REC</sub> | LD to CLK recovery time                            | See Figure 4 | 2       |      | ns  |
| f <sub>CLK</sub> | Clock pulse frequency                              | See Figure 5 | DC      | 100  | MHz |

## SWITCHING CHARACTERISTICS

over operating free-air temperature range (unless otherwise noted)

|                                       | PARAMETER           | TEST CONDITIONS                      | MIN | TYP | MAX | UNIT |
|---------------------------------------|---------------------|--------------------------------------|-----|-----|-----|------|
| t <sub>PLH1</sub> , t <sub>PHL1</sub> | CLK to SOP          | C <sub>L</sub> = 15 pF, see Figure 5 |     |     | 10  | ns   |
| t <sub>PLH2</sub> , t <sub>PHL2</sub> | LD to SOP           | C <sub>L</sub> = 15 pF, see Figure 3 |     |     | 14  | ns   |
| t <sub>r</sub> , t <sub>f</sub>       | Rise and fall times | $C_L = 15 \text{ pF}$ , see Figure 5 |     |     | 5   | ns   |

www.ti.com



## SN65HVS882

SLAS601-MAY 2008



Texas Instruments

www.ti.com

SLAS601-MAY 2008

## PARAMETER MEASUREMENT INFORMATION

## Waveforms

For the complete serial interface timing, refer to Figure 19.



Figure 7. Serial – Shift Clock Inhibit Mode



# SN65HVS882

SLAS601-MAY 2008



Figure 11. On/Off Threshold Voltage Measurements



## **Digital Inputs**



Figure 12. Digital Input Stage

Each digital input operates as a controlled current sink limiting the input current to a maximum value of  $I_{LIM}$ . The current limit is derived from the reference current via  $I_{LIM} = n \times I_{REF}$ , and  $I_{REF}$  is determined by  $I_{REF} = V_{REF}/R_{LIM}$ . Thus, changing the current limit requires the change of  $R_{LIM}$  to a different value via:  $R_{LIM} = n \times V_{REF}/I_{LIM}$ .

While the device is specified for a current limit of 3.6 mA, (via  $R_{LIM} = 25 \text{ k}\Omega$ ), it is easy to lower the current limit to further reduce the power consumption. For example, for a current limit of 2.5 mA simply calculate:

$$R_{\text{LIM}} = \frac{90}{I_{\text{LIM}}} = \frac{90}{2.5 \text{ mA}} = 36 \text{ k}\Omega$$

#### **Debounce Filter**

The HVS882 applies a simple analog/digital filtering technique to remove unintended signal transitions due to contact bounce or other mechanical effects. Any new input (either low or high) must be present for the duration of the selected debounce time to be latched into the shift register as a valid state.

The logic signal levels at the control inputs, DB0 and DB1 of the internal Debounce-Select logic determine the different debounce times listed in the following truth table.

| DB1  | DB0  | FUNCTION                        |
|------|------|---------------------------------|
| Open | Open | 3 ms delay                      |
| Open | GND  | 1 ms delay                      |
| GND  | Open | 0 ms delay<br>(filter bypassed) |
| GND  | GND  | Reserved                        |

**Table 1. Debounce Times** 

EXAS



## SN65HVS882

SLAS601-MAY 2008



Figure 13. Equivalent Input Diagram

## **Shift Register**

The conversion from parallel input to serial output data is performed by an eight-channel serial-in parallel-out shift register. Parallel-in access is provided by the internal inputs, PIP0–PIP7, that are enabled by a low level at the load input ( $\overline{\text{LD}}$ ). When clocked, the latched input data shift towards the serial output (SOP). The shift register also provides a clock-enable function.

Clocking is accomplished by a low-to-high transition of the clock (CLK) input while  $\overline{\text{LD}}$  is held high and the clock enable ( $\overline{\text{CE}}$ ) input is held low. Parallel loading is inhibited when  $\overline{\text{LD}}$  is held high. The parallel inputs to the register are enabled while  $\overline{\text{LD}}$  is low independently of the levels of the CLK,  $\overline{\text{CE}}$ , or serial (SIP) inputs.



Figure 14. Shift Register Logic Structure

## TEXAS INSTRUMENTS

www.ti.com

SLAS601-MAY 2008

| INPUTS |    | FUNCTION             |  |  |  |  |  |  |  |  |
|--------|----|----------------------|--|--|--|--|--|--|--|--|
| CLK    | CE | FUNCTION             |  |  |  |  |  |  |  |  |
| Х      | Х  | Parallel load        |  |  |  |  |  |  |  |  |
| Х      | Н  | No change            |  |  |  |  |  |  |  |  |
| ↑      | L  | Shift <sup>(1)</sup> |  |  |  |  |  |  |  |  |
|        |    |                      |  |  |  |  |  |  |  |  |

 Table 2. Function Table

 Shift = content of each internal register shifts towards serial outputs. Data at SIP is shifted into first register.

## **Voltage Regulator**

The on-chip linear voltage regulator provides a 5-V supply to the internal and external circuitry, such as digital isolators, with an output drive capability of 50 mA and a typical current limit of 115 mA. The regulator accepts input voltages from 30 V down to 10 V. Because the regulator output is intended to supply external digital isolator circuits proper output voltage decoupling is required. For best results connect a 1- $\mu$ F and a 0.1- $\mu$ F ceramic capacitor as close as possible to the 5VOP output. For longer traces between the SN65HVS882 and isolators of the ISO72xx family use additional 0.1- $\mu$ F and 10-pF capacitors next to the isolator supply pins. Make sure, however, that the total load capacitance does not exceed 4.7  $\mu$ F.

For good stability the voltage regulator requires a minimum load current,  $I_{L-MIN}$ . Ensure that under any operating condition the ratio of the minimum load current in mA to the total load capacitance in  $\mu$ F is larger than 1:

$$\frac{I_{L-MIN}}{C_L} > \frac{1 \text{ mA}}{1 \mu \text{F}}$$

## **Temperature Sensor**

An on-chip temperature sensor monitors the device temperature and signals a fault condition if the internal temperature reaches 150°C. If the internal temperature exceeds this trip point, the TOK output switches to an active low state. If the internal temperature continues to rise, passing a second trip point at 170°C, all device outputs are put in a high-impedance state.

A special condition occurs, however, when the chip temperature exceeds the second temperature trip point due to an output short. Then the output buffer becomes three-state, thus separating the buffer from the external circuitry. An internal 100-k $\Omega$  pull-down resistor, connecting the TOK pin to ground, is used as a *cooling down* resistor, which continues to provide a logic low level to the external circuitry.



SLAS601-MAY 2008

#### www.ti.com

#### **APPLICATION INFORMATION**

#### System-Level EMC

The SN65HVS882 is designed to operate reliably in harsh industrial environments. At a system level, the device is tested according to several international electromagnetic compatibility (EMC) standards. In addition to the device internal ESD structures, external protection circuitry, as shown in Figure 15, can be used to absorb as much energy from burst- and surge-transients as possible.



Figure 15. Typical EMC Protection Circuitry for Supply and Signal Inputs

#### Input Channel Switching for IEC61131-2 PLC Applications

The input stage of the SN65HVS882 is designed so that with a 24-V supply on V<sub>CC</sub> and an input resistor  $R_{IN} = 1.2 \text{ k}\Omega$ , the trip point for signaling an ON-condition is at 9.4 V at 3.6 mA. This trip point satisfies the switching requirements of IEC61131-2 type-1 and type-3 switches.



#### Figure 16. Switching Characteristics for IEC1131-2 Type 1, 2, and 3 Proximity Switches

For a type-2 switch application two inputs are connected in parallel. The current limiters then add to a total maximum current of 7.2 mA. While the return-path (RE-pin), of one input might be used to drive an indicator LED, the RE-pin of the other input channel should be connected to ground (GND).

Paralleling input channels reduces the number of available input channels from an octal Type 1 or Type 3 input to a quad Type 2 input device. Note, that in this configuration output data of an input channel is represented by two shift register bits.

Copyright © 2008, Texas Instruments Incorporated





Figure 17. Paralleling Two Type 1 or Type 3 Inputs Into One Type 2 Input

#### **Digital Interface Timing**

The digital interface of the SN65HVS882 is SPI compatible and interfaces, isolated or non-isolated, to a wide variety of standard microcontrollers.



Figure 18. Simple Isolation of the Shift Register Interface

Upon a low-level at the load input,  $\overline{\text{LD}}$ , the information of the field inputs, IP0 to IP7 is latched into the shift register. Taking  $\overline{\text{LD}}$  high again blocks the parallel inputs of the shift register from the field inputs. A low-level at the clock-enable input,  $\overline{\text{CE}}$ , enables the clock signal, CLK, to serially shift the data to the serial output, SOP. Data is clocked at the rising edge of CLK. Thus after eight consecutive clock cycles all field input data have been clocked out of the shift register and the information of the serial input, SIP, appears at the serial output, SOP.



SLAS601-MAY 2008



Figure 19. Interface Timing for Parallel-Load and Serial-Shift Operation of the Shift Register

## **Cascading for High Channel Count Input Modules**

Designing high-channel count modules requires cascading multiple SN65HVS882 devices. Simply connect the serial output (SOP) of a leading device with the serial input (SIP) of a following device without changing the processor interface.



Figure 20. Cascading Four SN65HVS882 for a 32-Channel Input Module

#### SLAS601-MAY 2008

.⊢. ֩† SM15T39CA (Logic) 24V 24 ► 5V-ISO SM15T39A Isolated DC/DC 4.7 nF 2 kV (Sensors) 24V2 -0 X 4.7 nF 1 GND1 GND2 -0 ► 0V-ISO 0 Power 1 + 4.7 n 2 kV Supply  $\stackrel{<}{\leq}$  56  $\Omega$  MELF FE 6 I Z2SMB36 1 \_ 10 μF 60 V Terminals Ì 1N4007 İ Ţ I Ļ Ì I 1 μF 0.1 μF Srew -1 SN65HVS882 1 V<sub>CC</sub> 5VOP 1.2 kΩ MELF ISO7242 1 HOST CONTROLLER -0 IP0 ток VCC2 VCC1 Ŵ I I 22 nF S0 VCC  $(\square$ SIP EN2 RE0 EN1 1 0 • LD LOAD OUTA INA • SCLK CLK OUTB 1.2 kΩ MELF INB • IP7 CE INT INC -0 OUTC  $\sim$ I 22 nF S7  $(\Box)$ SOMI RE7 SOP IND OUTD i⊚! . RLIM DB0 GND2 GND1 DGND  $\sim$ 24.9 kΩ

#### **Typical Digital Input Module Application**

Figure 21. Typical Digital Input Module Application

Ŷ

GND

DB1

www.ti.com



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                     |              |                         |         |
| SN65HVS882PWP    | ACTIVE        | HTSSOP       | PWP                | 28   | 50             | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | HVS882                  | Samples |
| SN65HVS882PWPR   | ACTIVE        | HTSSOP       | PWP                | 28   | 2000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | HVS882                  | Samples |
| SN65HVS882PWPRG4 | ACTIVE        | HTSSOP       | PWP                | 28   | 2000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | HVS882                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## PACKAGE OPTION ADDENDUM

10-Dec-2020

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

#### TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|-----------------------------|--|

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65HVS882PWPR | HTSSOP          | PWP                | 28 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

26-Feb-2019



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65HVS882PWPR | HTSSOP       | PWP             | 28   | 2000 | 350.0       | 350.0      | 43.0        |

# **PWP 28**

# **GENERIC PACKAGE VIEW**

# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

4.4 x 9.7, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





4224765/B

PWP (R-PDSO-G28)

PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



All linear dimensions are in millimeters. NOTES: Α.

- Β. This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side. C.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad D.
- Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



# PWP (R-PDSO-G28) PowerPAD<sup>™</sup> SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



DTE: A. All linear dimensions are in millimeters B. Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments





NOTES:

A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets.
- E. For specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <htp://www.ti.com>. Publication IPC-7351 is recommended for alternate designs. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated