

# DS25BR400 Quad 2.5 Gbps CML Transceiver with Transmit **De-Emphasis and Receive Equalization**

Check for Samples: DS25BR400

## **FEATURES**

- 250 Mbps 2.5 Gbps Low Jitter Operation
- **Optional Fixed Input Equalization**
- Selectable Output De-Emphasis
- Individual Loopback Controls
- **On-Chip Termination**
- +3.3V Supply
- Lead-Less WQFN-60 Pin Package
  - (9 mm x9 mm x0.8 mm, 0.5 mm Pitch)
- -40°C to +85°C Industrial Temperature Range
- 6 kV ESD Rating, HBM

## APPLICATIONS

- **Backplane or Cable Driver**
- Signal Buffering and Repeating

Simplified Application Diagram

## DESCRIPTION

The DS25BR400 is a quad 250 Mbps - 2.5 Gbps CML transceiver, or 8-channel buffer, for use in backplane and cable applications. With operation down to 250 Mbps, the DS25BR400 can be used in applications requiring both low and high frequency data rates. Each input stage has a fixed equalizer to reduce ISI distortion from board traces. The equalizers are enabled through two control pins. These control pins provide flexibility in applications where ISI distortion may vary from one direction to another. All output drivers have four selectable steps of de-emphasis to compensate for transmission loss. The de-emphasis blocks are also grouped in fours. In addition, the DS25BR400 also has loopback control capability on four channels. All the CML drivers have  $50\Omega$  termination to V<sub>CC</sub>. All receivers are internally terminated with differential  $100\Omega$ .



#### NOTE

All CML inputs and outputs must be AC coupled for optimal performance.



SNLS230I - MAY 2006 - REVISED FEBRUARY 2013



www.ti.com

### **Functional Block Diagram**





SNLS230I - MAY 2006 - REVISED FEBRUARY 2013

# Connection Diagram

www.ti.com



Figure 1. Leadless WQFN-60 Pin Package (9 mm x 9 mm x 0.8 mm, 0.5 mm pitch) See Package Number NKA0060A

#### Table 1. PIN DESCRIPTIONS

| Pin Name       | Pin Number | I/O <sup>(1)</sup> | Description                                                                                                                                                                   |
|----------------|------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DIFFERENTIA    | l I/O      |                    |                                                                                                                                                                               |
| IB_0+<br>IB_0- | 51<br>52   | I                  | Inverting and non-inverting differential inputs of port_0. IB_0+ and IB_0- are internally connected to a reference voltage through a 50 $\Omega$ resistor. Refer to Figure 8. |
| OA_0+<br>OA_0- | 48<br>49   | 0                  | Inverting and non-inverting differential outputs of port_0. OA_0+ and OA_0- are connected to $V_{CC}$ through a $50\Omega$ resistor.                                          |
| IB_1+<br>IB_1- | 43<br>42   | I                  | Inverting and non-inverting differential inputs of port_1. IB_1+ and IB_1- are internally connected to a reference voltage through a 50 $\Omega$ resistor. Refer to Figure 8. |
| OA_1+<br>OA_1- | 40<br>39   | 0                  | Inverting and non-inverting differential outputs of port_1. OA_1+ and OA_1- are connected to $V_{CC}$ through a $50\Omega$ resistor.                                          |
| IB_2+<br>IB_2- | 33<br>34   | I                  | Inverting and non-inverting differential inputs of port_2. IB_2+ and IB_2- are internally connected to a reference voltage through a 50 $\Omega$ resistor. Refer to Figure 8. |
| OA_2+<br>OA_2- | 36<br>37   | 0                  | Inverting and non-inverting differential outputs of port_2. OA_2+ and OA_2- are connected to $V_{CC}$ through a $50\Omega$ resistor.                                          |
| IB_3+<br>IB_3- | 25<br>24   | Ι                  | Inverting and non-inverting differential inputs of port_3. IB_3+ and IB_3- are internally connected to a reference voltage through a 50 $\Omega$ resistor. Refer to Figure 8. |
| OA_3+<br>OA_3- | 28<br>27   | 0                  | Inverting and non-inverting differential outputs of port_3. OA_3+ and OA_3- are connected to $V_{CC}$ through a $50\Omega$ resistor.                                          |
| IA_0+<br>IA_0- | 58<br>57   | I                  | Inverting and non-inverting differential inputs of port_0. IA_0+ and IA_0- are internally connected to a reference voltage through a 50 $\Omega$ resistor. Refer to Figure 8. |

(1) I = Input, O = Output, P = Power

Copyright © 2006–2013, Texas Instruments Incorporated

SNLS230I-MAY 2006-REVISED FEBRUARY 2013

www.ti.com

| Pin Name         | Pin Number                             | I/O <sup>(1)</sup> | Description                                                                                                                                                                                                                                                                                                                                  |
|------------------|----------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OB_0+<br>OB_0-   | 55<br>54                               | 0                  | Inverting and non-inverting differential outputs of port_0. OB_0+ and OB_0- are connected to $V_{CC}$ through a 50 $\Omega$ resistor.                                                                                                                                                                                                        |
| IA_1+<br>IA_1-   | 6<br>7                                 | I                  | Inverting and non-inverting differential inputs of port_1. IA_1+ and IA_1- are internally connected to a reference voltage through a 50 $\Omega$ resistor. Refer to Figure 8.                                                                                                                                                                |
| OB_1+<br>OB_1-   | 3<br>4                                 | 0                  | Inverting and non-inverting differential outputs of port_1. OB_1+ and OB_1- are connected to $V_{CC}$ through a $50\Omega$ resistor.                                                                                                                                                                                                         |
| IA_2+<br>IA_2-   | 10<br>9                                | I                  | Inverting and non-inverting differential inputs of port_2. IA_2+ and IA_2- are internally connected to a reference voltage through a 50 $\Omega$ resistor. Refer to Figure 8.                                                                                                                                                                |
| OB_2+<br>OB_2-   | 13<br>12                               | 0                  | Inverting and non-inverting differential outputs of port_2. OB_2+ and OB_2- are connected to $V_{CC}$ through a $50\Omega$ resistor.                                                                                                                                                                                                         |
| IA_3+<br>IA_3-   | 18<br>19                               | I                  | Inverting and non-inverting differential inputs of port_3. IA_3+ and IA_3- are internally connected to a reference voltage through a 50 $\Omega$ resistor. Refer to Figure 8.                                                                                                                                                                |
| OB_3+<br>OB_3-   | 21<br>22                               | 0                  | Inverting and non-inverting differential outputs of port_3. OB_3+ and OB_3- are connected to $V_{CC}$ through a $50\Omega$ resistor.                                                                                                                                                                                                         |
| CONTROL (3       | 3V LVCMOS)                             |                    |                                                                                                                                                                                                                                                                                                                                              |
| EQA              | 60                                     | I                  | This pin is active LOW. A logic LOW at $\overline{EQA}$ enables equalization for input channels IA_0±, IA_1±, IA_2±, and IA_3±. By default, this pin is internally pulled high and equalization is disabled.                                                                                                                                 |
| EQB              | 16                                     | I                  | This pin is active LOW. A logic LOW at $\overline{EQB}$ enables equalization for input channels IB_0±, IB_1±, IB_2±, and IB_3±. By default, this pin is internally pulled high and equalization is disabled.                                                                                                                                 |
| PreA_0<br>PreA_1 | 15<br>1                                | I                  | PreA_0 and PreA_1 select the output de-emphasis levels (OA_0±, OA_1±, OA_2±, and OA_3±).<br>PreA_0 and PreA_1 are internally pulled high. Please see Table 3 for de-emphasis levels.                                                                                                                                                         |
| PreB_0<br>PreB_1 | 31<br>45                               | I                  | PreB_0 and PreB_1 select the output de-emphasis levels (OB_0±, OB_1±, OB_2±, and OB_3±).<br>PreB_0 and PreB_1 are internally pulled high. Please see Table 3 for de-emphasis levels.                                                                                                                                                         |
| LB0              | 46                                     | I                  | This pin is active LOW. A logic LOW at $\overline{\text{LB0}}$ enables the internal loopback path from IB_0± to OA_0±.<br>LB0 is internally pulled high. Please see Table 2 for more information.                                                                                                                                            |
| LB1              | 44                                     | I                  | This pin is active LOW. A logic LOW at $\overline{\text{LB1}}$ enables the internal loopback path from IB_1± to OA_1±. LB1 is internally pulled high. Please see Table 2 for more information.                                                                                                                                               |
| LB2              | 32                                     | I                  | This pin is active LOW. A logic LOW at $\overline{\text{LB2}}$ enables the internal loopback path from IB_2± to OA_2±.<br>LB2 is internally pulled high. Please see Table 2 for more information.                                                                                                                                            |
| LB3              | 30                                     | I                  | This pin is active LOW. A logic LOW at $\overline{LB3}$ enables the internal loopback path from IB_3± to OA_3±.<br>LB3 is internally pulled high. Please see Table 2 for more information.                                                                                                                                                   |
| RSV              | 59                                     | I                  | Reserve pin to support factory testing. This pin can be left open, tied to GND, or tied to GND through an external pull-down resistor.                                                                                                                                                                                                       |
| POWER            |                                        |                    |                                                                                                                                                                                                                                                                                                                                              |
| V <sub>CC</sub>  | 5, 11, 20, 26,<br>35, 41, 50,<br>56    | Ρ                  | $V_{CC}$ = 3.3V ± 5%. Each $V_{CC}$ pin should be connected to the $V_{CC}$ plane through a low inductance path, typically with a via located as close as possible to the landing pad of the $V_{CC}$ pin. It is recommended to have a 0.01 $\mu F$ or 0.1 $\mu F$ , X7R, size-0402 bypass capacitor from each $V_{CC}$ pin to ground plane. |
| GND              | 2, 8, 14, 17,<br>23, 29, 38,<br>47, 53 | Р                  | Ground reference. Each ground pin should be connected to the ground plane through a low inductance path, typically with a via located as close as possible to the landing pad of the GND pin.                                                                                                                                                |
| GND              | DAP                                    | Р                  | DAP is the metal contact at the bottom side, located at the center of the WQFN-60 pin package. It should be connected to the GND plane with at least 4 via to lower the ground impedance and improve the thermal performance of the package.                                                                                                 |

### Table 1. PIN DESCRIPTIONS (continued)

## **Functional Description**

The DS25BR400 is a quad 250 Mbps – 2.5 Gbps CML transceiver, or 8-channel buffer, for use in backplane and cable applications. The DS25BR400 is not designed to operate with data rates below 250 Mbps or with a DC bias applied to the CML inputs or outputs. Most high speed links are encoded for DC balance and have been defined to include AC coupling capacitors allowing the DS25BR400 to be directly inserted into the datapath without any limitation. The ideal AC coupling capacitor value is often based on the lowest frequency component embedded within the serial link. A typical AC coupling capacitor value ranges between 100 and 1000nF, some specifications with scrambled data may require a larger capacitor for optimal performance. To reduce unwanted parasitics around and within the AC coupling capacitor, a body size of 0402 is recommended. Figure 7 shows the AC coupling capacitor placement in an AC test circuit.

**INSTRUMENTS** 

Texas



SNLS230I-MAY 2006-REVISED FEBRUARY 2013

To compensate for the high frequency losses incurred during signal transmission in cables and backplanes the DS25BR400 employs input and output signal conditioning. Each input stage has a fixed equalizer and all output drivers have four selectable steps of de-emphasis to reduce deterministic jitter on the serial link. All the CML output drivers have 50 $\Omega$  termination to V<sub>CC</sub>. All receiver inputs are internally terminated with differential 100 $\Omega$  impedance.

| LB0         | Loopback Function                    |
|-------------|--------------------------------------|
| 0           | Enable loopback from IB_0± to OA_0±. |
| 1 (default) | Normal mode. Loopback disabled.      |
| LB1         | Loopback Function                    |
| 0           | Enable loopback from IB_1± to OA_1±. |
| 1 (default) | Normal mode. Loopback disabled.      |
| LB2         | Loopback Function                    |
| 0           | Enable loopback from IB_2± to OA_2±. |
| 1 (default) | Normal mode. Loopback disabled.      |
| LB3         | Loopback Function                    |
| 0           | Enable loopback from IB_3± to OA_3±. |
| 1 (default) | Normal mode. Loopback disabled.      |

#### Table 2. Logic Table for Loopback Controls

#### Table 3. De-Emphasis Controls

| PreA_[1:0]    | Default VOD Level in mV <sub>PP</sub> (VODB) | De-Emphasis Level in mV <sub>PP</sub><br>(VODPE) | De-Emphasis in dB (VODPE/VODB) |
|---------------|----------------------------------------------|--------------------------------------------------|--------------------------------|
| 0 0           | 1200                                         | 1200                                             | 0                              |
| 0 1           | 1200                                         | 850                                              | -3                             |
| 10            | 1200                                         | 600                                              | -6                             |
| 1 1 (Default) | 1200                                         | 426                                              | -9                             |
| PreB_[1:0]    | Default VOD Level in mV <sub>PP</sub> (VODB) | De-Emphasis Level in mV <sub>PP</sub><br>(VODPE) | De-Emphasis in dB (VODPE/VODB) |
| 0 0           | 1200                                         | 1200                                             | 0                              |
| 0 1           | 1200                                         | 850                                              | -3                             |
| 10            | 1200                                         | 600                                              | -6                             |
| 1 1 (Default) | 1200                                         | 426                                              | -9                             |

#### **Output De-Emphasis**

De-emphasis is the conditioning function for use in compensating against backplane transmission loss. The DS25BR400 provides four steps of de-emphasis ranging from 0, -3, -6 and -9 dB, user-selectable dependent on the loss profile of the backplane. Figure 2 shows a driver de-emphasis waveform. The de-emphasis duration is nominal 200 ps, corresponding to 50% bit-width at 2.5 Gbps. The de-emphasis levels of switch-side and line-side can be individually programmed.

SNLS230I - MAY 2006 - REVISED FEBRUARY 2013



Figure 2. Driver De-Emphasis Differential Waveform (showing all 4 de-emphasis steps)

#### Input Equalization

Each differential input of the DS25BR400 has a fixed equalizer front-end stage. Input group A and B can be individually enabled and disabled. It is designed to provide fixed equalization for short board traces with transmission losses of approximately 5 dB between 375 MHz to 1.875 GHz. Programmable de-emphasis together with input equalization ensures an acceptable eye opening for a 40-inch FR-4 backplane.

The <u>differential</u> input equalizer for inputs on Channel A and inputs on Channel B can be bypassed by using EQA and EQB, respectively. By default, the equalizers are internally pulled high and disabled. Therefore, EQA and EQB must be asserted LOW to enable equalization.



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## Absolute Maximum Ratings<sup>(1)(2)</sup>

| Supply Voltage (V <sub>CC</sub> )    | -0.3V to 4V                      |
|--------------------------------------|----------------------------------|
| CMOS/TTL Input Voltage               | -0.3V to (V <sub>CC</sub> +0.3V) |
| CML Input/Output Voltage             | -0.3V to (V <sub>CC</sub> +0.3V) |
| Junction Temperature                 | +150°C                           |
| Storage Temperature                  | −65°C to +150°C                  |
| Lead Temperature<br>Soldering, 4 sec | +260°C                           |
| Thermal Resistance, $\theta_{JA}$    | 22.3°C/W                         |
| Thermal Resistance, $\theta_{JC}$    | 3.2°C/W                          |
| Thermal Resistance, $\Phi_{JB}$      | 10.3°C/W                         |
| ESD Ratings <sup>(3)</sup>           |                                  |
| НВМ                                  | 6kV                              |
| CDM                                  | 1kV                              |
| MM                                   | 350V                             |

(1) "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional. For guaranteed specifications and the test conditions, see Electrical Characteristics. Operation of the device beyond the maximum Operating Ratings is not recommended.

(2) If Military/Aerospace specified devices are required, please contact the TI Sales Office/Distributors for availability and specifications.
 (3) ESD tests conform to the following standards:

Human Body Model (HBM) applicable standard: MIL-STD-883, Method 3015.7

Machine Model (MM) applicable standard: JESD22-A115-A (ESD MM std. of JEDEC)

Field -Induced Charge Device Model (CDM) applicable standard: JESD22-C101-C (ESD FICDM std. of JEDEC)



#### **Recommended Operating Ratings**

|                                          | Min   | Тур | Max   | Units            |
|------------------------------------------|-------|-----|-------|------------------|
| Supply Voltage (V <sub>CC</sub> -GND)    | 3.135 | 3.3 | 3.465 | V                |
| Supply Noise Amplitude<br>10 Hz to 2 GHz |       |     | 100   | mV <sub>PP</sub> |
| Ambient Temperature                      | -40   |     | +85   | °C               |
| Case Temperature                         |       |     | 100   | °C               |

## Electrical Characteristics<sup>(1)(2)</sup>

Over recommended operating supply and temperature ranges unless otherwise specified.

|                   | Parameter                                                   | Test Conditions                                                                                                                                                                                                                                                             | Min               | Тур<br>(3)          | Max                  | Units                                                       |
|-------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------------|----------------------|-------------------------------------------------------------|
| LVCMOS            | DC SPECIFICATIONS                                           | 1                                                                                                                                                                                                                                                                           | 1                 | 1                   |                      |                                                             |
| V <sub>IH</sub>   | High Level Input<br>Voltage                                 |                                                                                                                                                                                                                                                                             | 2.0               |                     | V <sub>CC</sub> +0.3 | V                                                           |
| V <sub>IL</sub>   | Low Level Input<br>Voltage                                  |                                                                                                                                                                                                                                                                             | -0.3              |                     | 0.8                  | V                                                           |
| I <sub>IH</sub>   | High Level Input<br>Current                                 | V <sub>IN</sub> = V <sub>CC</sub>                                                                                                                                                                                                                                           | -10               |                     | 10                   | μA                                                          |
| IIL               | Low Level Input Current                                     | V <sub>IN</sub> = GND                                                                                                                                                                                                                                                       | 75                | 94                  | 124                  | μA                                                          |
| R <sub>PU</sub>   | Pull-High Resistance                                        |                                                                                                                                                                                                                                                                             |                   | 35                  |                      | kΩ                                                          |
| RECEIVE           | ER SPECIFICATIONS                                           | •                                                                                                                                                                                                                                                                           |                   |                     |                      |                                                             |
| V <sub>ID</sub>   | Differential Input<br>Voltage Range                         | AC Coupled Differential Signal.<br>Below 1.25 Gb/s<br>At 1.25 Gbps–3.125 Gbps<br>Above 3.125 Gbps<br>This parameter is not production tested.                                                                                                                               | 100<br>100<br>100 |                     | 1750<br>1560<br>1200 | mV <sub>P-P</sub><br>mV <sub>P-P</sub><br>mV <sub>P-P</sub> |
| V <sub>ICM</sub>  | Common Mode Voltage at Receiver Inputs                      | Measured at receiver inputs reference to ground.                                                                                                                                                                                                                            |                   | 1.3                 |                      | V                                                           |
| R <sub>ITD</sub>  | Input Differential<br>Termination                           | On-chip differential termination between<br>IN+ or IN Figure 8                                                                                                                                                                                                              | 84                | 100                 | 116                  | Ω                                                           |
| DRIVER            | SPECIFICATIONS                                              | ·                                                                                                                                                                                                                                                                           |                   |                     |                      |                                                             |
| VODB              | Output Differential<br>Voltage Swing without<br>De-Emphasis | $ \begin{array}{l} R_L = 100\Omega \pm 1\% \\ PreA\_1 = 0; PreA\_0 = 0 \\ PreB\_1 = 0; PreB\_0 = 0 \\ Driver de-emphasis disabled. \\ Running K28.7 pattern at 2.5 Gbps. \\ (Figure 7) \end{array} $                                                                        | 1000              | 1200                | 1400                 | mV <sub>P-P</sub>                                           |
| V <sub>PE</sub>   | Output De-Emphasis<br>Voltage Ratio<br>20*log(VODPE/VODB)   | $ \begin{array}{l} R_{L} = 100\Omega \pm 1\% \\ Running \ K28.7 \ pattern \ at \ 2.5 \ Gbps \\ PreX_{}[1:0] = 00 \\ PreX_{}[1:0] = 01 \\ PreX_{}[1:0] = 10 \\ PreX_{}[1:0] = 11 \\ X = A/B \ channel \ de-emphasis \ drivers \\ (Figure \ 2 \ / \ Figure \ 7) \end{array} $ |                   | 0<br>-3<br>-6<br>-9 |                      | dB<br>dB<br>dB<br>dB                                        |
| t <sub>PE</sub>   | De-Emphasis Width                                           | Tested at $-9$ dB de-emphasis level, PreX[1:0] = 11<br>X = A/B channel de-emphasis drivers<br>See Figure 6 on measurement condition.                                                                                                                                        | 125               | 200                 | 250                  | ps                                                          |
| R <sub>OTSE</sub> | Output Termination                                          | On-chip termination from OUT+ or OUT- to $V_{CC}$                                                                                                                                                                                                                           | 42                | 50                  | 58                   | Ω                                                           |
| R <sub>OTD</sub>  | Output Differential<br>Termination                          | On-chip differential termination between OUT+ and OUT-                                                                                                                                                                                                                      |                   | 100                 |                      | Ω                                                           |

 (1) K28.7 pattern is a 10-bit repeating pattern of K28.7 code group {001111 1000}K28.5 pattern is a 20-bit repeating pattern of +K28.5 and -K28.5 code groups {110000 0101 001111 1010}

(2) IN+ and IN- are generic names that refer to one of the many pairs of complementary inputs of the DS25BR400. OUT+ and OUT- are generic names that refer to one of the many pairs of the complementary outputs of the DS25BR400. Differential input voltage V<sub>ID</sub> is defined as |IN+ - IN-|. Differential output voltage V<sub>OD</sub> is defined as |OUT+ - OUT-|.

(3) Typical specifications are at T<sub>A</sub> = 25 °C, and represent most likely parametric norms at the time of product characterization. The typical specifications are not guaranteed.

Copyright © 2006–2013, Texas Instruments Incorporated

Texas Instruments

www.ti.com

## Electrical Characteristics<sup>(1)(2)</sup> (continued)

Over recommended operating supply and temperature ranges unless otherwise specified.

|                                  |                                               | Test Conditions                                                                                                                                                       | Min  | Тур<br>(3) | Max                        | Units                            |  |
|----------------------------------|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------|----------------------------|----------------------------------|--|
| ΔR <sub>OTSE</sub>               | Mis-Match in Output<br>Termination Resistors  | Mis-match in output termination resistors                                                                                                                             |      |            | 5                          | %                                |  |
| V <sub>OCM</sub>                 | Output Common Mode<br>Voltage                 |                                                                                                                                                                       |      | 2.7        |                            | V                                |  |
| POWER D                          | ISSIPATION                                    |                                                                                                                                                                       |      |            |                            |                                  |  |
| P <sub>D</sub> Power Dissipation |                                               | $V_{DD}$ = 3.465V<br>All outputs terminated by 100Ω ±1%.<br>PreB_[1:0] = 0, PreA_[1:0] = 0<br>Running PRBS 2 <sup>7</sup> -1 pattern at 2.5 Gbps                      |      |            | 1.3                        | W                                |  |
| AC CHAR                          | ACTERISTICS <sup>(4)</sup>                    |                                                                                                                                                                       |      |            |                            |                                  |  |
| t <sub>R</sub>                   | Differential Low to High<br>Transition Time   | Measured with a clock-like pattern at 2.5 Gbps, between 20% and 80% of the differential output                                                                        |      | 80         |                            | ps                               |  |
| t <sub>F</sub>                   | Differential High to Low<br>Transition Time   | voltage.<br>De-emphasis disabled.<br>Transition time is measured with the fixture shown in<br>Figure 7 adjusted to reflect the transition time at the<br>output pins. |      | 80         |                            | ps                               |  |
| t <sub>PLH</sub>                 | Differential Low to High<br>Propagation Delay | Measured at 50% differential voltage from input to output.                                                                                                            |      |            | 1                          | ns                               |  |
| t <sub>PHL</sub>                 | Differential High to Low<br>Propagation Delay |                                                                                                                                                                       |      |            | 1                          | ns                               |  |
| t <sub>SKP</sub>                 | Pulse Skew                                    | t <sub>PHL</sub> -t <sub>PLH</sub>                                                                                                                                    |      |            | 20                         | ps                               |  |
| t <sub>SKO</sub>                 | Output Skew                                   | Difference in propagation delay between channels<br>on the same part<br>(Channel-to-Channel Skew)                                                                     |      |            | 100                        | ps                               |  |
| t <sub>SKPP</sub>                | Part-to-Part Skew                             | Difference in propagation delay between devices<br>across all channels operating under identical<br>conditions                                                        |      |            | 165                        | ps                               |  |
| t <sub>LB</sub>                  | Loopback Delay Time                           | Delay from enabling loopback mode to signals<br>appearing at the differential outputs<br>Figure 5                                                                     |      |            | 4                          | ns                               |  |
| RJ                               | Device Random Jitter                          | At 0.25 Gbps<br>At 1.5 Gbps<br>At 2.5 Gbps<br>Alternating-10 pattern.<br>De-emphasis disabled.<br>(Figure 7)                                                          |      |            | 2<br>2<br>2                | ps rms<br>ps rms<br>ps rms       |  |
| DJ                               | Device Deterministic<br>Jitter <sup>(7)</sup> | At 0.25 Mbps, PRBS7 pattern<br>At 1.5 Gbps, K28.5 pattern<br>At 2.5 Gbps, K28.5 pattern<br>At 2.5 Gbps, PRBS7 pattern<br>De-emphasis disabled.<br>(Figure 7)          |      |            | 25<br>25<br>25<br>25<br>25 | ps pp<br>ps pp<br>ps pp<br>ps pp |  |
| DR                               | Data Rate                                     | Alternating-10 pattern                                                                                                                                                | 0.25 |            | 2.5                        | Gbps                             |  |

(4) All CML Inputs and Outputs must be AC coupled for optimal jitter performance.

- (5) t<sub>SKO</sub> is the magnitude difference in propagation delays between all data paths on one device. This is channel-to-channel skew. t<sub>SKPP</sub> is the worst case difference in propagation delay across multiple devices on all channels and operating under identical conditions. For example, for two devices operating under the same conditions, t<sub>SKPP</sub> is the magnitude difference between the shortest propagation delay measurement on one device to the longest propagation delay measurement on another device.
- (6) Device output random jitter is a measurement of random jitter contributed by the device. It is derived by the equation SQRT[(RJ<sub>OUT</sub>)<sup>2</sup> (RJ<sub>IN</sub>)<sup>2</sup>], where RJ<sub>OUT</sub> is the total random jitter measured at the output of the device in ps(rms), RJ<sub>IN</sub> is the random jitter of the pattern generator driving the device. Below 400 Mbps, system jitter and device jitter could not be separated. The 250 Mbps specification includes system random jitter. Please see Figure 7 for the AC test circuit.
- (7) Device output deterministic jitter is a measurement of the deterministic jitter contribution from the device. It is derived by the equation (DJ<sub>OUT</sub> DJ<sub>IN</sub>), where DJ<sub>OUT</sub> is the total peak-to-peak deterministic jitter measured at the output of the device in ps(p-p). DJ<sub>IN</sub> is the peak-to-peak deterministic jitter at the input of the test board. Please see Figure 7 for the AC test circuit.
- (8) This parameter is guaranteed by design and/or characterization and is not tested in production.

SNLS230I - MAY 2006 - REVISED FEBRUARY 2013

## **TIMING DIAGRAMS**







Figure 4. Propagation Delay



Figure 5. Loopback Delay Timing



Figure 6. Output De-Emphasis Duration

TEXAS INSTRUMENTS

SNLS230I - MAY 2006 - REVISED FEBRUARY 2013

www.ti.com



Figure 7. AC Test Circuit



Figure 8. Receiver Input Termination



SNLS230I-MAY 2006-REVISED FEBRUARY 2013

## **REVISION HISTORY**

| Changes from Revision H (February 2013) to Revision I |                                                    |      |   |  |  |  |
|-------------------------------------------------------|----------------------------------------------------|------|---|--|--|--|
| •                                                     | Changed layout of National Data Sheet to TI format | . 1( | ) |  |  |  |



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device  | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|-------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| DS25BR400TSQ/NOPB | ACTIVE        | WQFN         | NKA                | 60   | 250            | RoHS & Green    | SN                            | Level-3-260C-168 HR  | -40 to 85    | DS25BR400<br>TSQ        | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

w

(mm)

16.0

K0

(mm)

1.3

**P1** 

(mm)

12.0

Pin1

Quadrant

Q1

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION



DS25BR400TSQ/NOPB



## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



178.0

16.4

9.3

9.3

| All dimensions are nominal |                    |  |                          |                          |            |            |
|----------------------------|--------------------|--|--------------------------|--------------------------|------------|------------|
| Device                     | Package<br>Drawing |  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) |
|                            |                    |  |                          |                          |            |            |

60

250

NKA

WQFN

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

20-Sep-2016



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|-----|-------------|------------|-------------|
| DS25BR400TSQ/NOPB | WQFN         | NKA             | 60   | 250 | 210.0       | 185.0      | 35.0        |

# **MECHANICAL DATA**

# NKA0060A





#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated