# LVDS 4x4 CROSSPOINT SWITCH Check for Samples: SN65LVDT125A, SN65LVDS125A #### **FEATURES** - Signaling Rates >1.5 Gbps per Channel - Supports Telecom/Datacom and HDTV Video Switching - Non-Blocking Architecture Allows Each Output to be Connected to Any Input - Compatible With ANSI TIA/EIA-644-A LVDS Standard - 25 mV of Input Voltage Threshold Hysteresis - · Propagation Delay Times, 900 ps Typical - Inputs Electrically Compatible With LVPECL, CML and LVDS Signal Levels - Operates From a Single 3.3-V Supply - Integrated 110-Ω Line Termination Resistors Available With SN65LVDT125A #### **APPLICATIONS** - Clock Buffering/Clock Muxing - Wireless Base Stations - High-Speed Network Routing - HDTV Video Switching #### **DESCRIPTION** The SN65LVDS125A and SN65LVDT125A are 4x4 nonblocking crosspoint switches. Low-voltage differential signaling (LVDS) is used to achieve signaling rates of 1.5 Gbps per channel. Each output driver includes a 4:1 multiplexer to allow any input to be routed to any output. Internal signal paths are fully differential to achieve the high signaling speeds while maintaining low signal skews. The SN65LVDT125A incorporates 110- $\Omega$ termination resistors for those applications where board space is a premium. Designed to support signaling rates up to 1.5 Gbps for OC-12 clocks (622 MHz). The 1.5-Gbps signaling rate allows use in HDTV systems, including SMPTE 292 video applications requiring signaling rates of 1.485 Gbps. The SN65LVDS125A and SN65LVDT125A are characterized for operation from -40°C to 85°C. #### SN65LVDS125ADBT ( Marked as LVDS125A) SN65LVDT125ADBT ( Marked as LVDT125A) (TOP VIEW) #### Eye Pattern of Two Outputs Operating Simultaneously Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ## **LOGIC DIAGRAM** Integrated 110- $\Omega$ Termination on LVDT Only #### **SN65LVDS125A Pin Description** | Pin Numbers | Pin Description | |--------------------|--------------------------------------------------------------------| | S10 - S41 | Inputs; Input channel to out output channel selection control pins | | 1A, 2A, 3A, 4A | Inputs; Positive leg of LVDS data input | | 1B, 2B, 3B, 4B | Inputs; Negative leg of LVDS data input | | 1Y, 2Y, 3Y, 4Y | Outputs; Positive leg of LVDS data output | | 1Z, 2Z, 3Z, 4Z | Outputs; Negative leg of LVDS data output | | 1DE, 2DE, 3DE, 4DE | Inputs; Output port disable | | V <sub>CC</sub> | Input Voltage | | GND | Ground | # **EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS** ## INPUT LVDS125A ## **OUTPUT LVDS125A** #### **Table 1. CROSSPOINT LOGIC TABLES** | OL | OUTPUT CHANNEL 1 | | | OUTPUT CHANNEL 2 | | | OUTPUT CHANNEL 3 | | | UTPUT CI | HANNEL 4 | |-----|------------------|-------------------|-----|------------------|-------------------|-----|------------------|-------------------|-----------------|----------|-------------------| | | TROL<br>NS | INPUT<br>SELECTED | | ITROL<br>INS | INPUT<br>SELECTED | | TROL<br>NS | INPUT<br>SELECTED | CONTROL<br>PINS | | INPUT<br>SELECTED | | S10 | S11 | 1Y/1Z | S20 | S21 | 2Y/2Z | S30 | S31 | 3Y/3Z | S40 | S41 | 4Y/4Z | | 0 | 0 | 1A/1B | 0 | 0 | 1A/1B | 0 | 0 | 1A/1B | 0 | 0 | 1A/1B | | 0 | 1 | 2A/2B | 0 | 1 | 2A/2B | 0 | 1 | 2A/2B | 0 | 1 | 2A/2B | | 1 | 0 | 3A/3B | 1 | 0 | 3A/3B | 1 | 0 | 3A/3B | 1 | 0 | 3A/3B | | 1 | 1 | 4A/4B | 1 | 1 | 4A/4B | 1 | 1 | 4A/4B | 1 | 1 | 4A/4B | ## **PACKAGE DISSIPATION RATINGS** | PACKAGE | CIRCUIT BOARD | T <sub>A</sub> ≤ 25°C | DERATING FACTOR <sup>(1)</sup> | T <sub>A</sub> = 85°C | |-------------|-----------------------|-----------------------|--------------------------------|-----------------------| | | MODEL | POWER RATING | ABOVE T <sub>A</sub> = 25°C | POWER RATING | | TSSOP (DBT) | High-K <sup>(2)</sup> | 1772 mW | 15.4 mW/°C | 847 mW | - This is the inverse of the junction-to-ambient thermal resistance when board-mounded and with no air flow. - In accordance with the High-K thermal metric definitions of EIA/JESD51-6. #### THERMAL CHARACTERISTICS | | PARAMETER | | TEST CONDITIONS | VALUE | UNITS | |------------------------------------------------------|--------------------------|---------|---------------------------------------------------------|-------|-------| | θ <sub>JB</sub> Junction-to-board thermal resistance | | | | 40.3 | °C/W | | θ <sub>JC</sub> Junction-to-case thermal resistance | | nce | | 8.5 | C/VV | | B | | Typical | V <sub>CC</sub> = 3.3 V, T <sub>A</sub> = 25°C, 750 MHz | 356 | mW | | $P_D$ | Device power dissipation | Maximum | V <sub>CC</sub> = 3.6 V, T <sub>A</sub> = 85°C, 750 MHz | 522 | mW | #### **ABSOLUTE MAXIMUM RATINGS** over operating free-air temperature range unless otherwise noted(1) | | | | UNITS | | |---------------------------------------|-----------------------------------------------|-----------------------------------|----------------|--| | Supply voltage range, V <sub>cc</sub> | | | -0.5 V to 4 V | | | | S, DE | | -0.5 V to 4 V | | | Valtaga ranga(2) | (A, B) | -0.5 V to 4 V | | | | Voltage range (2) | V <sub>A</sub> - V <sub>B</sub> (LVDT only) | 1 V | | | | | (Y, Z) | -0.5 V to 4 V | | | | Clastrostatia dia sharas | Human body model (3) | All pins | ±3 kV | | | Electrostatic discharge | Charged-device model (4) | Charged-device model (4) All pins | | | | Continuous power dissipat | See Dissipation Rating Table | | | | | Storage temperature range | ) | | -65°C to 150°C | | - (1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - All voltage values, except differential I/O bus voltages, are with respect to network ground terminal. - Tested in accordance with JEDEC Standard 22, Test Method A114-A. Tested in accordance with JEDEC Standard 22, Test Method C101. #### RECOMMENDED OPERATING CONDITIONS | | | MIN | NOM | MAX | UNIT | |---------------------------------------------------------------|---------------------|-----|-----|-----|------| | Supply voltage, V <sub>CC</sub> | | 3 | 3.3 | 3.6 | V | | High-level input voltage, V <sub>IH</sub> | S10-S41, 1DE-4DE | 2 | | | V | | Low-level input voltage, V <sub>IL</sub> | S10-S41, 1DE-4DE | | | 0.8 | V | | Magnitude of differential input values IV | LVDS | 0.1 | | | V | | Magnitude of differential input voltage V <sub>ID</sub> | LVDT | 0.1 | | 0.8 | V | | Input voltage (any combination of common-mode | e or input signals) | 0 | | 3.3 | V | | Junction temperature, T <sub>J</sub> | | | | 140 | °C | | Operating free-air temperature, T <sub>A</sub> <sup>(1)</sup> | | -40 | | 85 | °C | <sup>(1)</sup> Maximum free-air temperature operation is allowed as long as the device maximum junction temperature is not exceeded. ## **TIMING SPECIFICATIONS** | | PARAMETER | | | | MAX | UNIT | |---------------------|----------------------------|--------------|--|-----|-----|------| | t <sub>SET</sub> | Input to select setup time | | | 0.6 | | ns | | t <sub>HOLD</sub> | Input to select hold time | See Figure 7 | | 0.2 | | ns | | t <sub>SWITCH</sub> | Select to switch output | | | 1.2 | 1.6 | ns | #### INPUT ELECTRICAL CHARACTERISTICS over recommended operating conditions unless otherwise noted (1) | | PARAMETER | | TEST CONDITIONS | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |-------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|-----|------| | V <sub>IT+</sub> | Positive-going differential input voltage threshold | | See Figure 1 | | | 100 | mV | | V <sub>IT-</sub> | Negative-going differential input v threshold | oltage | See Figure 1 | -100 | | | mV | | V <sub>ID(HYS)</sub> | Differential input voltage hysteres | is | | | 25 | | mV | | - | High level inner a consent | 1DE-4DE | V 2V | | | -10 | | | I <sub>IH</sub> | High-level input current | S10-S41 | V <sub>IH</sub> = 2 V | | | 20 | μA | | - | Law lawal in most assessed | 1DE-4DE | | | | -10 | | | I <sub>IL</sub> | Low-level input current | S10-S41 | $V_{IL} = 0.8 \text{ V}$ | | | 20 | μA | | I <sub>I</sub> | Input current | | $V_I = 0 \text{ V or } 3.3 \text{ V, Second input at } 1.2 \text{ V (other input open for LVDT)}$ | -20 | | 20 | μΑ | | I <sub>I(OFF)</sub> | Input current | | $V_{CC} \le 1.5 \text{ V}, V_I = 0 \text{ V or } 3.3 \text{ V}, \text{ Second input at } 1.2 \text{ V (other input open for LVDT)}$ | -20 | | 20 | μΑ | | I <sub>IO</sub> | Input offset current ( I <sub>IA</sub> - I <sub>IB</sub> ) ('LV | DS) | $V_{IA} = V_{IB}, 0 \le V_{IA} \le 3.3 \text{ V}$ | -6 | | 6 | μA | | | Termination resistance ('LVDT) | | $V_{ID}$ = 300 mV, $V_{IC}$ = 0 V to 3.3 V | 90 | 110 | 132 | | | R <sub>T</sub> Termination resistance('LVDT with power-off) | | $V_{ID}$ = 300 mV, $V_{IC}$ = 0 V to 3.3 V, $V_{CC}$ = 1.5 V | 90 | 110 | 132 | Ω | | | C <sub>T</sub> | Differential input capacitance | | | | 0.6 | | pF | <sup>(1)</sup> All typical values are at 25°C and with a 3.3 V supply. # NSTRUMENTS #### **OUTPUT ELECTRICAL CHARACTERISTICS** over recommended operating conditions unless otherwise noted(1) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|------------------------------------------------------------------------|--------------------------------------------|-------|-----|-------|------| | $ V_{OD} $ | Differential output voltage magnitude | Coo Figure 2 | 247 | 350 | 454 | mV | | $\Delta V_{OD} $ | Change in differential output voltage magnitude between logic states | See Figure 2,<br>V <sub>ID</sub> = ±100 mV | -50 | | 50 | mV | | V <sub>OC(SS)</sub> | Steady-state common-mode output voltage | | 1.125 | | 1.375 | V | | $\Delta V_{OC(SS)}$ | Change in steady-state common-mode output voltage between logic states | See Figure 3 | -50 | | 50 | mV | | V <sub>OC(PP)</sub> | Peak-to-peak common-mode output voltage | | | 50 | 150 | mV | | I <sub>CC</sub> | Supply current | $R_L = 100 \Omega, C_L = 1 pF$ | | 107 | 145 | mA | | Ios | Short-circuit output current | $V_{OY}$ or $V_{OZ} = 0 V$ | -27 | | 27 | mA | | I <sub>OSD</sub> | Differential short circuit output current | V <sub>OD</sub> = 0 V | -12 | | 12 | mA | | I <sub>OZ</sub> | High-impedance output current | $V_O = 0 \text{ V or } V_{CC}$ | -1 | | ±1 | μΑ | | Co | Differential output capacitance | | | 1.2 | | рF | <sup>(1)</sup> All typical values are at 25°C and with a 3.3 V supply. #### **SWITCHING CHARACTERISTICS** over recommended operating conditions unless otherwise noted<sup>(1)</sup> | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|---------------------------------------------------------------------|----------------------------------------------------------------------|-----|-----|------|------| | t <sub>PLH</sub> | Propagation delay time, low-to-high-level output | | 700 | 900 | 1200 | | | t <sub>PHL</sub> | Propagation delay time, high-to-low-level output | San Figure 4 | 700 | 900 | 1200 | | | t <sub>r</sub> | Differential output signal rise time (20%-80%) | See Figure 4 | | 210 | 270 | ps | | t <sub>f</sub> | Differential output signal fall time (20%-80%) | | | 210 | 270 | | | t <sub>sk(p)</sub> | Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub> ) <sup>(1)</sup> | | | 0 | 50 | ps | | t <sub>sk(o)</sub> | Channel-to-channel output skew <sup>(2)</sup> | | | | 150 | ps | | t <sub>sk(pp)</sub> | Part-to-part skew <sup>(3)</sup> | | | | 300 | ps | | t <sub>jit(per)</sub> | Period jitter, rms (1 standard deviation) <sup>(4)</sup> | 750 MHz clock input <sup>(5)</sup> (see Figure 6) | | 0.4 | 3 | ps | | t <sub>jit(cc)</sub> | Cycle-to-cycle jitter (peak) <sup>(4)</sup> | 750 MHz clock input <sup>(6)</sup> (see Figure 6) | | 4.7 | 13 | ps | | t <sub>jit(pp)</sub> | Peak-to-peak jitter <sup>(4)</sup> | 1.5 Gbps 2 <sup>23</sup> -1 PRBS input <sup>(7)</sup> (see Figure 6) | | 65 | 110 | ps | | t <sub>jit(det)</sub> | Deterministic jitter, peak-to-peak (4) | 1.5 Gbps 2 <sup>7</sup> -1 PRBS input <sup>(8)</sup> (see Figure 6) | | 56 | 90 | ps | | t <sub>PHZ</sub> | Propagation delay, high-level-to-high-impedance output | | | | 6 | | | t <sub>PLZ</sub> | Propagation delay, low-level-to-high-impedance output See Figure 5 | | | | 6 | 20 | | t <sub>PZH</sub> | Propagation delay, high-impedance -to-high-level output | See Figure 5 | | | 300 | ns | | t <sub>PZL</sub> | Propagation delay, high-impedance-to-low-level output | | | | 300 | | - $t_{\text{sk(p)}}$ is the magnitude of the time difference between the $t_{\text{PLH}}$ and $t_{\text{PHL}}$ of any output of a single device. - $t_{sk(o)}$ is the maximum delay time difference between drivers over temperature, $V_{CC}$ , and process. - t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits. - Jitter specifications are based on design and characteriztion. Stimulus system jitter of 1.9 ps t<sub>jit(per)</sub>, 16 ps t<sub>jit(per)</sub>, 17 ps t<sub>jit(pp)</sub>, and 7.2 ps Sitifullius system jitter of 1.9 ps $t_{jit(per)}$ , 16 ps $t_{jit(per)}$ , 17 ps $t_{jit(per)}$ , 18 ps $t_{jit(per)}$ , 19 $t_{jit$ #### PARAMETER MEASUREMENT INFORMATION Figure 1. Voltage and Current Definitions Figure 2. Differential Output Voltage (VoD) Test Circuit NOTE: All input pulses are supplied by a generator having the following characteristics: $t_r$ or $t_f \le 1$ ns, pulse-repetition rate (PRR) = 0.5 Mpps, pulse width = 500 ±10 ns; $R_L$ = 100W; $C_L$ includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T.; the measurement of $V_{OC(PP)}$ is made on test equipment with a -3 dB bandwidth of at least 300 MHz. Figure 3. Test Circuit and Definitions fot the Driver Common-Mode Output Voltage NOTE: All input pulses are supplied by a generator having the following characteristics: $t_r$ or $t_r \le .25$ ns, pulse-repetition rate (PRR) = 0.5 Mpps, pulse width = 500 ± 10 ns . $C_L$ includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T. Figure 4. Timing Test Circuit and Waveforms # PARAMETER MEASUREMENT INFORMATION (continued) NOTE: All input pulses are supplied by a generator having the following characteristics: $t_r$ or $t_f \le 1$ ns, pulse-repetition rate (PRR) = 0.5 Mpps, pulse width = 500 ± 10 ns . $C_L$ includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T. Figure 5. Enable and Disable Time Circuit and Definitions NOTE: All input pulses are supplied by an Agilent 81250 Stimulus System. The measurement is made on a TEK TDS6604 running TDSJIT3 application software. Figure 6. Driver Jitter Measurement Waveforms # PARAMETER MEASUREMENT INFORMATION (continued) NOTE: $t_{\text{SET}}$ and $t_{\text{HOLD}}$ times specify that data must be in a stable state before and after mux control switches. Figure 7. Input to Select for Both Rising and Falling Edge Setup and Hold Times # **TYPICAL CHARACTERISTICS** #### PROPAGATION DELAY TIME # FREE-AIR TEMPERATURE Figure 9. PROPAGATION DELAY TIME #### COMMON-MODE INPUT VOLTAGE Figure 10. # PEAK-TO-PEAK JITTER vs FREQUENCY Figure 11. # PEAK-TOOPEAK JITTER vs DATA RATE Figure 12. # PEAK-TO-PEAK JITTER vs FREQUENCY Figure 13. #### PEAK-TO-PEAK JITTER vs DATA RATE Figure 14. # PEAK-TOOPEAK JITTER vs FREQUENCY Peak-To-Peak Jitter Figure 15. # PEAK-TO-PEAK JITTER vs Figure 16. # **TYPICAL CHARACTERISTICS (continued)** # PEAK-TO-PEAK JITTER # FREE-AIR TEMPERATURE Figure 17. # PEAK-TO-PEAK JITTER Figure 18. ## **APPLICATION INFORMATION** # **CONFIGURATION EXAMPLES** | S10 | S11 | S20 | S21 | |-----|-----|-----|-----| | 0 | 0 | 0 | 1 | | S30 | S31 | S40 | S41 | | 1 | 0 | 1 | 1 | | ; | S10 | S11 | S20 | S21 | |---|-----|-----|-----|-----| | | 0 | 0 | 0 | 0 | | | S30 | S31 | S40 | S41 | | | 0 | 0 | 0 | 0 | | S10 | S11 | S20 | S21 | | | |-----|-----|-----|-----|--|--| | 0 | 0 | 0 | 0 | | | | S30 | S31 | S40 | S41 | | | | - 4 | Δ. | - 4 | 0 | | | | S10 | S11 | S20 | S21 | |-----|-----|-----|-----| | 1 | 1 | 1 | 1 | | S30 | S31 | S40 | S41 | | 0 | 0 | 0 | 0 | # TYPICAL APPLICATION CIRCUITS (ECL, PECL, LVDS, etc.) Figure 20. Low-Voltage Positive Emitter-Coupled Logic (LVPECL) Figure 21. Current-Mode Logic (CML) Figure 22. Single-Ended (LVPECL) Figure 23. Low-Voltage Differential Signaling (LVDS) See the EVM Users Guide (SLLU064) for example board layout and schematics examples. # PACKAGE OPTION ADDENDUM 10-Dec-2020 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |--------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | SN65LVDS125ADBT | ACTIVE | TSSOP | DBT | 38 | 50 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | LVDS125A | Samples | | SN65LVDS125ADBTR | ACTIVE | TSSOP | DBT | 38 | 2000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | LVDS125A | Samples | | SN65LVDS125ADBTRG4 | ACTIVE | TSSOP | DBT | 38 | 2000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | LVDS125A | Samples | | SN65LVDT125ADBT | ACTIVE | TSSOP | DBT | 38 | 50 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | LVDT125A | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and # **PACKAGE OPTION ADDENDUM** 10-Dec-2020 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. PACKAGE MATERIALS INFORMATION www.ti.com 26-Feb-2019 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN65LVDS125ADBTR | TSSOP | DBT | 38 | 2000 | 330.0 | 16.4 | 6.9 | 10.2 | 1.8 | 12.0 | 16.0 | Q1 | www.ti.com 26-Feb-2019 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |------------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | SN65LVDS125ADBTR | TSSOP | DBT | 38 | 2000 | 350.0 | 350.0 | 43.0 | | SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated