www.ti.com # 3.3-V Dual Differential LVPECL/LVDS Buffer to LVTTL Translator #### **FEATURES** - Dual 3.3-V Differential LVPECL/LVDS to LVTTL Buffer Translator - 24-mA LVTTL Ouputs - Operating Range - PECL V<sub>CC</sub> = 3 V to 3.6 V With GND = 0 V - Support for Clock Frequencies to >180 MHz - 2-ns Typical Propagation Delay - Internal Input Pullup and Pulldown Resistors - Built-in Temperature Compensation - Drop-In Compatible to MC100LVELT23 ### **APPLICATIONS** - Data and Clock Transmission Over Backplane - Signaling Level Conversion for Clock or Data #### DESCRIPTION The SN65LVELT23 is a low-power dual LVPECL/LVDS to LVTTL translator device. The device includes circuitry to maintain inputs at $V_{\rm CC}/2$ when left open. The SN65LVELT23 is housed in an industry-standard SOIC-8 package and is also available in a TSSOP-8 option. #### PINOUT ASSIGNMENT **Table 1. PIN DESCRIPTION** | PIN | FUNCTION | |--------------------------------------------|-----------------| | $D_0, \overline{D}_0, D_1, \overline{D}_1$ | PECL inputs | | Q <sub>0</sub> , Q <sub>1</sub> | TTL outputs | | V <sub>CC</sub> | Positive supply | | GND | Ground | #### ORDERING INFORMATION<sup>(1)</sup> | PART NUMBER | PART MARKING | PACKAGE | LEAD FINISH | |----------------|--------------|---------|-------------| | SN65LVELT23D | LVEL23 | SOIC | NiPdAu | | SN65LVELT23DGK | SIMI | MSOP | NiPdAu | (1) Devices with lead (Pb)-bearing terminals not initially available; contact TI sales representative for further information. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. ## **ABSOLUTE MAXIMUM RATINGS** | PARAMETER | VALUE | UNIT | | |------------------------------------------|------------|------|----| | Absolute supply voltage, V <sub>CC</sub> | | 3.8 | V | | Absolute input voltage, V <sub>I</sub> | 0 to 3.8 | V | | | Output surrent | Continuous | 50 | ^ | | Output current | Surge | 100 | mA | | Operating temperature range | -40 to 85 | °C | | | Storage temperature range | -65 to 150 | °C | | ## **POWER DISSIPATION RATINGS** | PACKAGE | CIRCUIT-BOARD<br>MODEL | POWER RATING<br>T <sub>A</sub> < 25°C<br>(mW) | THERMAL RESISTANCE,<br>JUNCTION-TO-AMBIENT,<br>NO AIRFLOW | DERATING FACTOR<br>T <sub>A</sub> > 25°C<br>(mW/°C) | POWER RATING<br>T <sub>A</sub> = 85°C<br>(mW) | |---------|------------------------|-----------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------| | SOIC | Low-K | 719 | 139 | 7 | 288 | | SOIC | High-K | 840 | 119 | 8 | 336 | | MSOP | Low-K | 469 | 213 | 5 | 188 | | IVISOP | High-K | 527 | 189 | 5 | 211 | ## THERMAL CHARACTERISTICS | | PARAMETER | PACKAGE | VALUE | UNIT | | | |-------------------|--------------------------------------|---------|-------|--------|--|--| | 0 | Junction-to-board thermal resistance | SOIC | 79 | °C/W | | | | $\theta_{JB}$ | Junction-to-board thermal resistance | MSOP | 120 | C/VV | | | | 0 | lunation to cope thermal resistance | SOIC | 98 | °C/W | | | | $\theta_{\sf JC}$ | Junction-to-case thermal resistance | MSOP | 74 | - C/VV | | | ## **KEY ATTRIBUTES** | CHARACTERISTICS | VALUE | |-----------------------------------------------------|----------------------------------| | Moisture sensitivity level | Level 1 | | Flammability rating (oxygen index: 28 to 34) | UL 94 V-0 at 0.125 in. (3.18 mm) | | ESD human-body model | 2 kV | | ESD charged-device model | 1.5 kV | | Internal pulldown resistor | 50 kΩ | | Internal pullup resistor | 50 kΩ | | Meets or exceeds JEDEC Spec EIA/JESD78 latchup test | | Submit Documentation Feedback # LVTTL OUTPUT DC CHARACTERISTICS(1) (V<sub>CC</sub> = 3.3 V; GND = 0 V)(2) | PARAMETER | | CONDITION | | –40°C | | | 25°C | | | 85°C | | | |-----------|------------------------------|----------------------------|------|-------|-----|-----|------|-----|------|------|-----|------| | | PARAMETER | CONDITION | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | Ios | Output short-circuit current | | -120 | | -30 | | -120 | -30 | -120 | | -30 | mA | | $V_{OH}$ | Output high voltage (3) | $I_{OH} = -3.0 \text{ mA}$ | 2.4 | | | 2.4 | | | 2.4 | | | V | | $V_{OL}$ | Output low voltage | I <sub>OL</sub> = 24 mA | | | 0.5 | | | 0.5 | | | 0.5 | V | - (1) Device meets the specifications after thermal equilibrium has been established when mounted in a socket or printed circuit board with maintained transverse airflow greater than 500 lfpm (2.54 m/s). Electrical parameters are assured only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - (2) All values vary 1:1 with Vcc; Vcc can vary ±0.3 V - (3) LVTTL output $R_L = 500 \Omega$ to GND # LVPECL INPUT DC CHARACTERISTICS<sup>(1)</sup> ( $V_{CC} = 3.3 \text{ V}$ ; GND = 0.0 V)<sup>(2)</sup> | | PARAMETER | | –40°C | | 25°C | | | 85°C | | | UNIT | |--------------------|---------------------------------------------------------|------|-------|-----------------|------|-----|-----------------|------|-----|-----------------|------| | | | | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNII | | I <sub>CCH</sub> | Power-supply current (outputs set to high) | 10 | 21 | 25 | 10 | 21 | 25 | 10 | 21 | 25 | mA | | I <sub>CCL</sub> | Power-supply current (outputs set to low) | 15 | 21 | 27 | 15 | 21 | 27 | 15 | 21 | 27 | mA | | $V_{IH}$ | Input high voltage (3) | 2135 | | 2420 | 2135 | | 2420 | 2135 | | 2420 | mV | | $V_{IL}$ | Input low voltage (3) | 1490 | | 1825 | 1490 | | 1825 | 1490 | | 1825 | mV | | V <sub>IHCMR</sub> | Input high-voltage common-mode range (differential) (4) | 1.2 | | V <sub>CC</sub> | 1.2 | | V <sub>CC</sub> | 1.2 | | V <sub>CC</sub> | V | | I <sub>IH</sub> | Input high current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input low current | -150 | | | -150 | | | -150 | | | μΑ | - (1) Device meets the specifications after thermal equilibrium has been established when mounted in a socket or printed circuit board with maintained transverse airflow greater than 500 lfpm (2.54 m/s). Electrical parameters are assured only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - (2) Input and output parameters vary 1:1 with $V_{CC}$ . $V_{CC}$ can vary ±0.3 V. - (3) LVTTL output $R_L = 500 \Omega$ to GND - (4) V<sub>IHCMR</sub> minimum varies 1:1 with GND, V<sub>IHCMR</sub> maximum varies 1:1 with V<sub>CC</sub>. # AC CHARACTERISTICS<sup>(1)</sup> ( $V_{CC} = 3.3 \text{ V}$ ; GND = 0.0 V)<sup>(2)</sup> (3) | | PARAMETER | | -40°C | | 25°C | | | 85°C | | | LINUT | |------------------------------------|--------------------------------------|-----|-------|------|------|-----|------|------|-----|------|-------| | | | | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | f <sub>MAX</sub> | Maximum switching frequency (4) | 180 | 300 | | 180 | 300 | | 180 | 300 | | MHz | | t <sub>PLH</sub> /t <sub>PHL</sub> | Propagation delay to output at 1.5 V | 1.2 | 1.6 | 2.2 | 1.2 | 1.7 | 2.2 | 1.2 | 1.8 | 2.2 | ns | | t <sub>SK++</sub> | Output-to-output skew++ | | 30 | 160 | | 30 | 150 | | 30 | 150 | ps | | t <sub>SK</sub> | Output to output skew | | 45 | 180 | | 45 | 160 | | 45 | 135 | ps | | t <sub>SKPP</sub> | Part- to-part skew (5) | | 60 | 200 | | 60 | 200 | | 70 | 200 | ps | | t <sub>JITTER</sub> | Random clock jitter (RMS) | | 4 | 10 | | 4 | 10 | | 4 | 10 | ps | | $V_{PP}$ | Input voltage swing (6) | 200 | 800 | 1000 | 200 | 800 | 1000 | 200 | 800 | 1000 | mV | | t <sub>r</sub> /t <sub>f</sub> | Output rise/fall times (0.8 V - 2 V) | 330 | 585 | 900 | 330 | 600 | 900 | 330 | 630 | 900 | ps | - (1) Device meets the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm (2.54 m/s). Electrical parameters are assured only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - (2) Input parameters vary 1:1 with V<sub>CC</sub>. V<sub>CC</sub> can vary ±0.3 V. - 3) TTL output $R_L = 500 \Omega$ to GND and $C_L = 20 pF$ to GND; see Figure 1. - (4) $f_{\text{max}}$ measured for $V_{\text{OL}} < 0.5 \text{ V}$ and $V_{\text{OH}} > 2.4 \text{ V}$ . See Figure 5. - (5) Skews are measured between outputs under identical conditions. - (6) 200-mV input assured full logic swing at the output. Copyright © 2009, Texas Instruments Incorporated Submit Documentation Feedback ## **Typical Output Loading Used for Device Evaluation** Figure 1. TTL Output Loading Used for Device Evaluation Figure 2. Output Rise and Fall Times Figure 3. Output Propagation Delay Figure 4. Input Voltage Swing Figure 5. ## SLLS929A-JUNE 2009-REVISED AUGUST 2009 ## **REVISION HISTORY** | Cł | hanges from Revision Original (June 2009) to Revision A | Page | е | |----|-----------------------------------------------------------------------------------------------|------|---| | • | Changed MIN and MAX values for t <sub>PLH</sub> /t <sub>PHL</sub> in AC CHARACTERISTICS table | | 3 | 10-Dec-2020 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | SN65LVELT23D | ACTIVE | SOIC | D | 8 | 75 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LVEL23 | Samples | | SN65LVELT23DGK | ACTIVE | VSSOP | DGK | 8 | 80 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | SIMI | Samples | | SN65LVELT23DGKR | ACTIVE | VSSOP | DGK | 8 | 2500 | RoHS & Green | Call TI NIPDAU | Level-1-260C-UNLIM | -40 to 85 | SIMI | Samples | | SN65LVELT23DR | ACTIVE | SOIC | D | 8 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LVEL23 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and ## PACKAGE OPTION ADDENDUM 10-Dec-2020 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PACKAGE MATERIALS INFORMATION www.ti.com 10-Mar-2021 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE ### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN65LVELT23DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | www.ti.com 10-Mar-2021 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN65LVELT23DR | SOIC | D | 8 | 2500 | 853.0 | 449.0 | 35.0 | SMALL OUTLINE INTEGRATED CIRCUIT ## NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # DGK (S-PDSO-G8) # PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end. - Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side. - E. Falls within JEDEC MO-187 variation AA, except interlead flash. # DGK (S-PDSO-G8) # PLASTIC SMALL OUTLINE PACKAGE #### NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated