

🕳 Order

Now





ZHCSE15F-JULY 2015-REVISED MAY 2018

# SNx5DP159 6Gbps 交流耦合 TMDS™ 转 HDMI™ 电平转换器重定时器

Technical

Documents

# 1 特性

 交流耦合 TMDS 或 DisplayPort 双模物理电平输入 到 HDMI2.0a TMDS 物理电平输出支持高达 6Gbps 的数据速率且与 HDMI2.0a 电气参数兼容

- 支持 DisplayPort 双模标准版本 1.1
- 高达 16.5dB 的自适应接收器均衡器和可编程固定 均衡器
- 高速通道控制、预加重和发送摆幅以及转换率控制
- I<sup>2</sup>C 或引脚搭接可编程
- 支持 2 类 I2C-over-AUX 转 DDC 电桥
- 集成了 TMDS 电平转换器和时钟和数据恢复 (CDR) 功能
- 有源 I<sup>2</sup>C[4] 缓冲器
- 主信道输入交换
- 低功耗
- 低功耗
  - 6Gbps 时的工作功耗为 435mW,关断状态下的 功耗为 10mW
- 面向商业和工业应用的扩展温度器件选项
- 采用 40 引脚、0.4mm 间距、5mm x 5mm WQFN 封装,与 TPD158 转接驱动器引脚兼容
- 40 引脚、0.5mm 间距、7mm x 7mm VQFN 封装

# 2 应用

 笔记本、台式机、一体机、平板电脑、游戏机和工 业电脑

DP159 母板应用结构

- 音频/视频设备
- Blu-Ray™DVD
- 游戏系统
- HDMI 适配器或软件狗
- 扩展基座

# 3 说明

🧷 Tools &

Software

SNx5DP159 器件是一款双模[1] DisplayPort 转最小化 传输差分信号 (TMDS) 重定时器,支持数字视频接口 (DVI) 1.0 以及高清多媒体接口 (HDMI) 1.4b 和 2.0 输 出信号。SNx5DP159 器件通过 DDC 链路或 AUX 通 道支持双模标准版本 1.1 的 1 类和 2 类应用。 SNx5DP159 器件的每条数据信道支持的数据速率高达 6Gbps,可支持超高清 (4K × 2K/60Hz) 8 位彩色高分 辨率视频和 1080p 16 位色深的高清电视 (1920 × 1080/60Hz)。SNx5DP159 器件在数据速率低于 1Gbps 时可自动配置为转接驱动器,在超过该数据速 率后可自动配置为重定时器。此特性可通过 I<sup>2</sup>C[4] 编 程来关闭。

Support &

Community

22

为确保信号完整性,SNx5DP159 器件实现了多个特性。SNx5DP159 接收器支持自适应和固定均衡,以便 消除电路板走线或电缆因带宽受限而引起的码间串扰 (ISI) 抖动或损耗。用作重定时器时,内置的时钟数据 恢复 (CDR) 功能可清除输入端高频和视频源的随机抖 动。发送器提供多种 功能 不仅有利于达到合规要求, 还能够减少系统设计问题,例如去加重功能可补偿驱动 长电缆或高损耗电路板走线时的衰减。SNx5DP159 器 件还包含使用 Vsadj 引脚上的外部电阻器实现的 TMDS 输出幅值调节功能,以及源端选择功能和输出 转换速率控制功能。器件的运行和配置可通过引脚设置 或 I<sup>2</sup>C[4] 编程。

SNx5DP159 器件采用多种方法来进行电源管理和降低 有功功率。

| 器   | 件 | 信   | 息    | (1) |
|-----|---|-----|------|-----|
| 100 |   | IH. | an o |     |

| 器件型号      | 封装        | 封装尺寸(标称值)       |
|-----------|-----------|-----------------|
| SN65DP159 | VQFN (48) | 7.00mm × 7.00mm |
| SN75DP159 | WQFN (40) | 5.00mm x 5.00mm |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。

## DP159 软件狗应用结构





# SN65DP159, SN75DP159

ZHCSE15F-JULY 2015-REVISED MAY 2018

# 目录

| 1 | 特性1                                                                                                                    |
|---|------------------------------------------------------------------------------------------------------------------------|
| 2 | 应用1                                                                                                                    |
| 3 | 说明1                                                                                                                    |
| 4 | 修订历史记录 2                                                                                                               |
| 5 | 说明(续)4                                                                                                                 |
| 6 | Pin Configuration and Functions 4                                                                                      |
| 7 | Specifications7                                                                                                        |
|   | 7.1 Absolute Maximum Ratings 7                                                                                         |
|   | 7.2 ESD Ratings                                                                                                        |
|   | 7.3 Recommended Operating Conditions 8                                                                                 |
|   | 7.4 Thermal Information 8                                                                                              |
|   | 7.5 Power Supply Electrical Characteristics                                                                            |
|   | 7.6 Differential Input Electrical Characteristics 10                                                                   |
|   | 7.7 HDMI and DVI TMDS Output Electrical                                                                                |
|   | Characteristics                                                                                                        |
|   | 7.8 AUX, DDC, and I <sup>2</sup> C Electrical Characteristics 12                                                       |
|   | 7.9 HPD Electrical Characteristics 12                                                                                  |
|   | 7.10 HDMI and DVI Main Link Switching                                                                                  |
|   | Characteristics                                                                                                        |
|   | 7.11 AUX Switching Characteristics (Only for RGZ<br>Package)                                                           |
|   | 7.12 HPD Switching Characteristics                                                                                     |
|   | 7.13 DDC and $l^2$ C Switching Characteristics                                                                         |
|   | 7.13         DDC and TC Switching Characteristics         15           7.14         Typical Characteristics         16 |
| ~ |                                                                                                                        |
| 8 | Parameter Measurement Information 16                                                                                   |

| 9  | Deta | iled Description            | 24   |
|----|------|-----------------------------|------|
|    | 9.1  | Overview                    | 24   |
|    | 9.2  | Functional Block Diagram    | . 24 |
|    | 9.3  | Feature Description         | 25   |
|    | 9.4  | Device Functional Modes     | . 31 |
|    | 9.5  | Register Maps               | 32   |
| 10 | App  | lication and Implementation | 40   |
|    | 10.1 | Application Information     |      |
|    | 10.2 | Typical Application         |      |
|    | 10.3 |                             |      |
| 11 | Pow  | er Supply Recommendations   |      |
|    | 11.1 |                             |      |
| 12 | Lavo | out                         | 49   |
|    | 12.1 | Layout Guidelines           |      |
|    | 12.2 | Layout Examples             |      |
|    | 12.3 | Thermal Considerations      |      |
| 13 | 器件   | 和文档支持                       |      |
|    | 13.1 | 相关链接                        |      |
|    | 13.2 | 文档支持                        | 52   |
|    | 13.3 | 接收文档更新通知                    | 52   |
|    | 13.4 | 社区资源                        | 52   |
|    | 13.5 | 商标                          | 52   |
|    | 13.6 | 静电放电警告                      | 52   |
|    | 13.7 | 术语表                         | 52   |
| 14 | 机械   | 、封装和可订购信息                   |      |

# 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

| C | hanges from Revision E (April 2018) to Revision F                             | Page |
|---|-------------------------------------------------------------------------------|------|
| • | 将"SN75DP159 的工作温度范围为 –40℃ 至 85℃"更改为"SN65DP159 的工作温度范围为 –40℃ 至 85℃"(说明<br>(续)) | 4    |
| • | 将"SN65DP159的工作温度范围为 0℃ 至 85℃"更改为"SN75DP159的工作温度范围为 0℃ 至 85℃"(说明 (续)           | ) 4  |
|   |                                                                               |      |

# 

# Changes from Revision C (July 2016) to Revision D

Changes from Revision D (June 2017) to Revision E

| • | 将标题从"SNx5DP159 6-Gbps DP++ 到 HDMI 重定时器"更改为"SNx5DP159 6-Gbps 交流耦合 TMDS™ 到 HDMI™<br>电平转换器重定时器"                                       | 1    |
|---|------------------------------------------------------------------------------------------------------------------------------------|------|
| • | 更改了特性列表                                                                                                                            | 1    |
| • | 更改了 <i>应用</i> 列表                                                                                                                   | 1    |
| • | V <sub>SADJ</sub> : Added Note: "Best transmit eye", added MIN and MAx values in the <i>Recommended Operating Conditions</i> table | 8    |
| • | Changed the description of $t_{d1}$ in $\overline{a}$ 1                                                                            | 26   |
| • | Changed read procedures in the PC Control Behavior section                                                                         | 34   |
| • | Added paragraph: "DP159 is designed" to the Application and Implementation section                                                 | 40   |
| • | Added 2 paragraphs to the Application Information section                                                                          | . 40 |
|   |                                                                                                                                    |      |

# NSTRUMENTS

XAS

www.ti.com.cn

# Page

Page

# Changes from Revision B (Arpil 2016) to Revision C

- Added text to 🛽 31 Note: "The SCL\_SRC and SDA\_SRC pins must be pulled to ground."...... 42

#### Changes from Revision A (July 2015) to Revision B

| • | Added "Low-level input voltage at OE" to VIL in the Recommended Operating Conditions table                                                                | 8    |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| • | Added OE to V <sub>IH</sub> "High-level input voltage" in the Recommended Operating Conditions table                                                      | 8    |
| • | Changed 🛽 22                                                                                                                                              | . 25 |
| • | Deleted the VDD_ramp and VCC_ramp MIN values in 表 1                                                                                                       | . 26 |
| • | Changed text "through the I <sup>2</sup> C interface" To: "through the I <sup>2</sup> C access on the DDC interface" in <i>DDC Functional Description</i> | . 31 |
| • | Changed the HDMI and DVI value for 1Ah $ earrow 3$                                                                                                        | . 32 |
| • | Added Note to 11–400-kbps in 表 7                                                                                                                          | . 36 |
| • | Changed the note in the DEV_FUNC_MODE section of 表 7                                                                                                      | . 36 |
| • | Changed Note in the DDC_TRAIN_SET section of 表 8                                                                                                          | . 37 |

#### Changes from Original (July 2015) to Revision A

| • | 将器件状态从"产品预览"更新为"生产数据"                                                                       | . 1 |
|---|---------------------------------------------------------------------------------------------|-----|
| • | 更新了典型电源数                                                                                    | 1   |
| • | 删除了备用电源数                                                                                    | 1   |
| • | 将"预览"更改为"生产数据"                                                                              |     |
| • | Replaced SIG_EN with NC in pinout drawing and Pin Functions table                           | . 4 |
| • | Removed lane swap from description of SWAP/POL = H                                          | 7   |
| • | Updated swing data                                                                          | 8   |
| • | Changed DDC link into its pin names between SNK and SRC and updated min value               | . 8 |
| • | Added new line for SCL_SNK, SDA_SNK                                                         | 8   |
| • | Removed standby power and standby current rows and updated active power and current numbers | . 9 |
| • | Changed term control to no source termination                                               | 11  |
| • | Increased $I_{\text{LEAK}}$ max value from 10 $\mu A$ to 45 $\mu A$                         | 11  |
| • | Updated redriver mode max jitter value                                                      | 13  |
| • | Clarified polarity swap to input signals                                                    | 27  |
| • | Added more information on compliance in redriver mode                                       | 31  |
| • | Added note to DDC Functional Description section describing DDC snoop function              | 31  |
| • | Removed bit 4 SIG_EN and made reserved                                                      | 36  |
| • | Removed SIG_EN Pin and added Note 1 for DDC Snoop                                           | 42  |
| • | Updated schematic to replace SIG_EN pin with NC                                             | 43  |
| • | Updated VID swing                                                                           | 46  |
| • | Changed Title to better match table. Removed Standby and redundant rows                     | 48  |
| • | Updated drawing with pin 17 changed to NC                                                   | 51  |

# STRUMENTS

版权 © 2015-2018, Texas Instruments Incorporated

Page

Page

# Page

3

ZHCSE15F-JULY 2015-REVISED MAY 2018



# 5 说明 (续)

SNx5DP159 接收器使用多种方法来确定应用支持 HDMI1.4b[2] 还是 HDMI2.0[3] 数据速率。SNx5DP159 接收器 采用两种封装: 40 引脚 RSB 封装(支持空间受限的 应用 )和 48 引脚 RGZ 封装(支持软件狗等 应用 中 DisplayPort 双模标准版本 1.1 的全部特性)。

SN65DP159 器件可在 -40℃ 至 85℃ 的工业级温度范围内运行。

SN75DP159 器件可在 0℃ 至 85℃ 的扩展商业级温度范围内运行。

# 6 Pin Configuration and Functions







#### **Pin Functions**

| PIN <sup>(1)</sup> SIGNAL NAME RGZ RSB |                                  | - I/O | DESCRIPTION <sup>(2)</sup>   |                                 |  |  |  |  |
|----------------------------------------|----------------------------------|-------|------------------------------|---------------------------------|--|--|--|--|
|                                        |                                  | 1/0   | DESCRIPTION '                |                                 |  |  |  |  |
| MAIN LINK INPUT PIN                    | IAIN LINK INPUT PINS (FAIL SAFE) |       |                              |                                 |  |  |  |  |
| IN_D2p                                 |                                  |       | Channel 2 differential input |                                 |  |  |  |  |
| IN_D2n                                 | 3                                | 2     | I                            |                                 |  |  |  |  |
| IN_D1p 5 4                             |                                  | 4     | 1                            | Channel 1 differential input    |  |  |  |  |
| IN_D1n                                 | 6                                | 5     |                              |                                 |  |  |  |  |
| IN_D0p                                 | 8                                | 6     | 1                            | Channel O differential input    |  |  |  |  |
| IN_D0n                                 | 9                                | 7     |                              | Channel 0 differential input    |  |  |  |  |
| IN_CLKp                                | 11                               | 9     | 1                            | Clock differential input        |  |  |  |  |
| IN_CLKn                                | 12                               | 10    |                              |                                 |  |  |  |  |
| MAIN LINK OUTPUT I                     | PINS (FAIL S                     | AFE)  |                              |                                 |  |  |  |  |
| OUT_D2n                                | 34                               | 29    | - 0                          |                                 |  |  |  |  |
| OUT_D2p                                | 35                               | 30    |                              | TMDS data 2 differential output |  |  |  |  |
| OUT_D1n                                | 31                               | 26    | - 0                          |                                 |  |  |  |  |
| OUT_D1p                                | 32                               | 27    | 0                            | TMDS data 1 differential output |  |  |  |  |

(1) Blue pin names are only in the SNx5DP159 RGZ package.

(2) (H) Logic high (pin strapped to VCC through 65-kΩ resistor); (L) logic low (pin strapped to GND through 65-kΩ resistor); (for mid-level, no connect)

# SN65DP159, SN75DP159

ZHCSE15F-JULY 2015-REVISED MAY 2018

www.ti.com.cn

NSTRUMENTS

Texas

# Pin Functions (continued)

| Р                          | IN <sup>(1)</sup> |     |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|----------------------------|-------------------|-----|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| SIGNAL NAME                | RGZ               | RSB | I/O                            | DESCRIPTION <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| OUT_D0n                    | 28                | 24  |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| OUT_D0p                    | 29                | 25  | 0                              | TMDS data 0 differential output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| OUT_CLKn                   | 25                | 21  |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| OUT_CLKp                   | 26                | 22  | 0                              | TMDS data clock differential output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| HOT PLUG DETECT P          | PINS              |     |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| HPD_SRC                    | 4                 | 3   | 0                              | Hot plug detect output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| HPD_SNK                    | 33                | 28  | I (Failsafe)                   | Hot plug detect input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| AUXILIARY/DDC DAT          | A PINS            |     | ( )                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| AUX_SRCp                   | 45                | N/A |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| AUX_SRCn                   | 44                | N/A | I/O                            | Source side bidirectional DisplayPort auxiliary for I <sup>2</sup> C-over-AUX (DP159RGZ only)                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| SDA_SRC                    | 47                | 39  |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| SCL_SRC                    | 46                | 38  | I/O (Failsafe)                 | Source side TMDS port bidirectional DDC data line                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| SDA_SNK                    | 39                | 33  |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| SCL_SNK                    | 38                | 32  | I/O (Failsafe)                 | Sink side TMDS port bidirectional DDC data lines                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| CONTROL PINS               |                   |     |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| OE                         | 42                | 36  | I                              | Operation enable/reset pin<br>OE = L: Power-down mode<br>OE = H: Normal operation<br>Internal weak pullup: Resets device when transitions from H to L                                                                                                                                                                                                                                                                                                                                                                            |  |
| NC <sup>(1)</sup>          | 17                | N/A | I                              | No connect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| CEC_EN <sup>(1)</sup>      | 18                | N/A | 0                              | CEC control pin for Dongle applications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| SLEW_CTL                   | 40                | 34  | l<br>3<br>level <sup>(2)</sup> | Slew rate control when I2C_EN/PIN = Low.<br>SLEW_CTL = H, fastest data rate<br>SLEW_CTL = L, 5 ps slow<br>SLEW_CTL = No Connect, 10 ps slow<br>When I2C_EN/PIN = High Slew rate is controlled through I <sup>2</sup> C[4]                                                                                                                                                                                                                                                                                                        |  |
| PRE_SEL                    | 20                | 16  | l<br>3<br>level <sup>(2)</sup> | De-emphasis pin strap when I2C_EN/PIN = Low.<br>PRE_SEL = L: - 2 dB de-emphasis<br>PRE_SEL = No Connect: 0 dB<br>PRE_SEL = H: Reserved                                                                                                                                                                                                                                                                                                                                                                                           |  |
| EQ_SEL/A0                  | 21                | 17  | l<br>3<br>level <sup>(2)</sup> | PRE_SEL = H: Reserved<br>Input Receive Equalization pin strap when I2C_EN/PIN = Low<br>EQ_SEL = L: Fixed EQ at 7.5 dB<br>EQ_SEL = No Connect: Adaptive EQ<br>EQ_SEL = H: Fixed at 14 dB<br>When I2C_EN/PIN = High<br>Address bit 1<br>Note: (3 level for pin strap programming but 2 level when I <sup>2</sup> C[4] address)                                                                                                                                                                                                     |  |
| I2C_EN/PIN                 | 10                | 8   | I                              | I2C_EN/PIN = High; puts device into I <sup>2</sup> C control mode<br>I2C_EN/PIN = Low; puts device into pin strap mode                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| SCL_CTL                    | 15                | 13  | I                              | $\rm I^2C$ clock signal Note: When I2C_EN/PIN = Low Pin strapping take priority and those functions cannot be changed by $\rm I^2C$                                                                                                                                                                                                                                                                                                                                                                                              |  |
| SDA_CTL                    | 16                | 14  | I/O                            | $\rm I^2C$ data signal Note: When I2C_EN/PIN = Low Pin strapping take priority and those functions cannot be changed by I^2C                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| Vsadj                      | 22                | 18  | I                              | TMDS-compliant voltage swing control nominal resistor to GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| HDMI_SEL/A1                | 27                | 23  | 1                              | HDM_SEL       when I2C_EN/PIN = Low         HDM_SEL = High: Device configured for DVI         HDMI_SEL = Low: Device configured for HDMI (Adaptor ID block is readable through I <sup>2</sup> C[4] or I <sup>2</sup> C-over-AUX.         When I2C_EN/PIN = High         Address bit 2         Note: Weak internal pull down                                                                                                                                                                                                      |  |
| TX_TERM_CTL <sup>(1)</sup> | 36                | N/A | l<br>3<br>level <sup>(2)</sup> | Transmit Termination Control when I2C_EN/PIN = Low<br>TX_TERM_CTL = H, No transmit termination<br>TX_TERM_CTL = L, Transmit termination impedance in 75 to about 150 $\Omega$<br>TX_TERM_CTL = No Connect, automatically selects the termination impedance<br>Data rate (DR) > 3.4 Gbps - 75- to 150- $\Omega$ differential near end termination<br>2 Gbps < DR < 3.4 Gbps - 150- to 300- $\Omega$ differential near end termination<br>DR < 2 Gbps - no termination<br>Note: If left floating will be in automatic select mode. |  |



#### **Pin Functions (continued)**

| PIN <sup>(1)</sup>                                       |         | 1/0                   | DESCRIPTION <sup>(2)</sup>     |                                                                                                                                                                                                                                      |  |
|----------------------------------------------------------|---------|-----------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| SIGNAL NAME                                              | RGZ     | RSB                   | I/O                            | DESCRIPTION                                                                                                                                                                                                                          |  |
| SWAP/POL <sup>(1)</sup>                                  | 1       | N/A                   | l<br>3<br>level <sup>(2)</sup> | Input lane SWAP and polarity control pin when I2C_EN/PIN = Low<br>SWAP/POL = H receive lane polarity swap (retimer mode only)<br>SWAP/POL = L receive lanes swap (retimer and redriver mode)<br>SWAP/POL = No Connect normal working |  |
| SUPPLY AND GROUN                                         | ID PINS |                       |                                |                                                                                                                                                                                                                                      |  |
| V <sub>CC</sub>                                          | 13, 43  | 11, 37                | Р                              | 3.3-V power supply                                                                                                                                                                                                                   |  |
| V <sub>DD</sub> 14, 23, 24, 12, 19, 20,<br>37, 48 31, 40 |         | 12, 19, 20,<br>31, 40 | Р                              | 1.1-V power supply                                                                                                                                                                                                                   |  |
| GND 7, 19, 41, 30, 15, 35 G Ground                       |         |                       |                                |                                                                                                                                                                                                                                      |  |
| Thermal Pad                                              |         |                       |                                | Connected to ground                                                                                                                                                                                                                  |  |

# 7 Specifications

# 7.1 Absolute Maximum Ratings

over operating free-air temperature (unless otherwise noted) (1)(2)

|                               |                                                                                                                   | MIN        | MAX            | UNIT |
|-------------------------------|-------------------------------------------------------------------------------------------------------------------|------------|----------------|------|
| Supply voltoge <sup>(3)</sup> | V <sub>CC</sub>                                                                                                   | -0.3       | 4              | V    |
| Supply voltage <sup>(3)</sup> | V <sub>DD</sub>                                                                                                   | -0.3       | 1.4            | V    |
|                               | Main link input (IN_Dx AC-coupled mode), AUX_SRCp, AUX_SRCn differential voltage                                  |            | 1.56           | V    |
| Valtaria                      | TMDS outputs ( OUT_Dx)                                                                                            | -0.3       | 4              | V    |
| Voltage                       | HPD_SRC, Vsadj, SDA_CTL, SCL_CTL, OE, HDMI_SEL/A1, EQ_SEL/A0, I2C_EN/PIN, SLEW_CTL, TX_TERM_CTL, SDA_SRC, SCL_SRC | -0.3       | 4              | V    |
|                               | HPD_SNK, SDA_SNK, SCL_SNK                                                                                         |            | 6              | V    |
| Continuous power dissipation  |                                                                                                                   | See Therma | al Information |      |
| Storage temperature           | , T <sub>stg</sub>                                                                                                | -65        | 150            | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (2) All voltage values, except differential voltages, are with respect to network ground terminal.
- (3) Tested in accordance with JEDEC Standard 22, Test Method A114-B.

#### 7.2 ESD Ratings

|                    |               |                                                                                          | VALUE | UNIT |
|--------------------|---------------|------------------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | ±2000 | V    |
| V <sub>(ESD)</sub> | discharge     | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### SN65DP159, SN75DP159

ZHCSE15F-JULY 2015-REVISED MAY 2018

EXAS **ISTRUMENTS** 

www.ti.com.cn

# 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                             |                                                           |                                                | MIN  | NOM  | MAX  | UNIT |
|-----------------------------|-----------------------------------------------------------|------------------------------------------------|------|------|------|------|
| GENERAL P                   | ARAMETERS                                                 |                                                |      |      |      |      |
| V <sub>CC</sub>             | Supply voltage                                            |                                                | 3    | 3.3  | 3.6  | V    |
| V <sub>DD</sub>             | Supply voltage                                            |                                                | 1.00 | 1.1  | 1.27 | v    |
| T <sub>CASE</sub>           | Case temperature for RSB pack                             | age                                            |      |      | 93.5 | °C   |
| T <sub>CASE</sub>           | Case temperature for RGZ pack                             | age                                            |      |      | 92.7 | °C   |
| T <sub>A</sub>              | Operating free-air temperature                            | SN75DP159                                      | 0    |      | 85   | °C   |
| 'A                          |                                                           | SN65DP159                                      | -40  |      | 85   | 0    |
| MAIN LINK D                 | DIFFERENTIAL PINS                                         |                                                |      |      |      |      |
| $V_{\text{ID}_{\text{PP}}}$ | Peak-to-peak input differential ve                        | bltage                                         | 75   |      | 1200 | mv   |
| V <sub>IC</sub>             | Input common mode voltage                                 |                                                | 0    |      | 2    | V    |
| C <sub>AC</sub>             | AC coupling capacitance                                   |                                                | 75   | 100  | 200  | nF   |
| d <sub>R</sub>              | Data rate                                                 |                                                | 0.25 |      | 5    | Gbps |
| V <sub>SADJ</sub>           | TMDS-compliant swing voltage                              | pias resistor <sup>(1)</sup>                   | 4.5  | 7.06 | 7.5  | kΩ   |
| CONTROL P                   | VINS                                                      |                                                |      |      |      |      |
| V <sub>I-DC</sub>           | DC input voltage                                          | Control pins                                   | -0.3 |      | 3.6  | V    |
|                             | Low-level input voltage at OE                             |                                                |      |      | 0.8  |      |
| $V_{IL}^{(2)}$              | Low-level input voltage at SLEW<br>SWAP/POL               | CTL, PRE_SEL, EQ_SEL/A0, TX_TERM_CTL,          |      |      | 0.3  | V    |
| $V_{IM}^{(2)}$              | No connect input voltage at SLE<br>SWAP/POL               | W_CTL, PRE_SEL, EQ_SEL/A0, TX_TERM_CTL,        | 1    | 1.2  | 1.4  | V    |
| $V_{IH}^{}$ <sup>(2)</sup>  | High-level input voltage at SLEV<br>TX_TERM_CTL, SWAP/POL | V_CTL, OE <sup>(3)</sup> , PRE_SEL, EQ_SEL/A0, | 2.6  |      |      | V    |
| V <sub>OL</sub>             | Low-level output voltage                                  |                                                |      |      | 0.4  | V    |
| V <sub>OH</sub>             | High-level output voltage                                 |                                                | 2.4  |      |      | V    |
| I <sub>IH</sub>             | High-level input current                                  |                                                | -30  |      | 30   | μΑ   |
| IIL                         | Low-level input current                                   |                                                | -10  |      | 10   | μΑ   |
| I <sub>OS</sub>             | Short circuit output current                              |                                                | -50  |      | 50   | mA   |
| I <sub>OZ</sub>             | High impedance output current                             |                                                |      |      | 10   | μΑ   |
| R <sub>OEPU</sub>           | Pullup resistance on OE pin                               |                                                | 150  |      | 250  | kΩ   |

Best transmit eye with minimum intra-pair skew, largest vertical and horizontal eye opening, maintaining HDMI compliant output swing (1) can be achieved with resistors around 6.4k. Using smaller resistors may lead to compliance failures.

These values are based upon a microcontroller driving the control pins. The pullup/pulldown/floating resistor configuration will set the (2)internal bias to the proper voltage level which will not match the values shown here. This value is based upon a microcontroller driving the OE pin. A passive reset circuit using an external capacitor and the internal pullup

(3) resistor will set OE pin properly, but may have a different value than shown due to internal biasing.

#### 7.4 Thermal Information

|                       |                                                                          | SNx5DP159  | SNx5DP159  |      |
|-----------------------|--------------------------------------------------------------------------|------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                                            | RGZ (VQFN) | RSB (WQFN) | UNIT |
|                       |                                                                          | 48 PINS    | 40 PINS    |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance                                   | 31.1       | 37.3       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance (High-K board <sup>(2)</sup> ) | 18.2       | 23.1       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance (High-K board <sup>(2)</sup> )      | 8.1        | 9.9        | °C/W |
| ΨJT                   | Junction-to-top characterization parameter                               | 0.4        | 0.3        | °C/W |
| Ψјв                   | Junction-to-board characterization parameter                             | 8.1        | 3.8        | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance                             | 3.2        | 3.2        | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application (1) report.

(2) Test conditions for  $\Psi_{JB}$  and  $\Psi_{JT}$  are clarified in TI document Semiconductor and IC Package Thermal Metrics.



# 7.5 Power Supply Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                                           | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | MIN | TYP <sup>(1)</sup> | MAX <sup>(2)</sup> | UNIT |
|------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|--------------------|------|
| P <sub>D1</sub>  | Device power dissipation<br>(Retimer operation)     | $\begin{array}{l} \text{OE} = \text{H}, \text{V}_{\text{CC}} = 3.3 \text{ V}/3.6 \text{ V}, \text{V}_{\text{DD}} = 1.1 \text{ V}/1.27 \text{ V} \\ \text{IN}_{\text{D}}\text{x}: \text{V}_{\text{ID}_{\text{PP}}} = 1200 \text{ mV}, \text{6Gbps TMDS pattern}, \text{V}_{\text{I}} = 3.3 \text{ V}, \\ \text{I2C}_{\text{E}}\text{N}/\text{PIN} = \text{L}, \text{PRE}_{\text{S}}\text{EL} = \text{H}, \text{EQ}_{\text{C}}\text{TL} = \text{H}, \\ \text{SDA}_{\text{C}}\text{TL}/\text{CLK}_{\text{C}}\text{TL} = 0 \text{ V}, \text{VSadj} = 7.06 \text{ k}\Omega \end{array}$ |     | 435                | 600                | mW   |
| P <sub>D2</sub>  | Device power dissipation<br>(Redriver operation)    | $ \begin{array}{l} \text{OE} = \text{H},  \text{V}_{\text{CC}} = 3.3  \text{V}/3.6  \text{V},  \text{V}_{\text{DD}} = 1.1  \text{V}/1.27  \text{V} \\ \text{IN\_Dx: }  \text{V}_{\text{ID\_PP}} = 1200  \text{mV},  \text{6Gbps TMDS pattern},  \text{V}_{\text{I}} = 3.3  \text{V}, \\ \text{I2C\_EN/PIN} = \text{L},  \text{PRE\_SEL} = \text{H},  \text{EQ\_CTL} = \text{H}, \\ \text{SDA\_CTL/CLK\_CTL} = 0  \text{V},  \text{VSadj} = 7.06  \text{k}\Omega \end{array} $                                                                                                      |     | 215                | 400                | mW   |
| P <sub>SD1</sub> | Device power in power<br>down                       | OE = L, V <sub>CC</sub> = 3.3 V/3.6 V, V <sub>DD</sub> = 1.1 V/1.27 V, VSadj = 7.06 k $\Omega$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     | 10                 | 30                 | mW   |
| I <sub>CC1</sub> | VCC supply current<br>(TMDS 6Gpbs retimer<br>mode)  | $\label{eq:constraint} \begin{array}{l} OE = H,  V_{CC} = 3.3  V/3.6  V,  V_{DD} = 1.1 V/1.27  V,  VSadj = 7.06 \\ k\Omega \\ IN\_Dx:  VID\_PP = 1200  mV,  6Gbps  TMDS  pattern \\ I2C\_EN/PIN = L,  PRE\_SEL = H,  EQ\_CTL = H, \\ SDA\_CTL/CLK\_CTL = 0  V,  SLEW\_CTL = H \end{array}$                                                                                                                                                                                                                                                                                         |     | 35                 | 50                 | mA   |
| I <sub>DD1</sub> | VDD supply current<br>(TMDS 6Gpbs retimer<br>mode)  | $\label{eq:constraint} \begin{array}{l} OE = H,  V_{CC} = 3.3  V/3.6  V,  V_{DD} = 1.1  V/1.27  V,  VSadj = 7.06 \\ k\Omega \\ IN\_Dx:  V_{ID\_PP} = 1200  mV,  6Gbps  TMDS  pattern \\ I2C\_EN/PIN = L,  PRE\_SEL = H,  EQ\_CTL = H, \\ SDA\_CTL/CLK\_CTL = 0  V,  SLEW\_CTL = H \end{array}$                                                                                                                                                                                                                                                                                     |     | 295                | 325                | mA   |
| I <sub>CC2</sub> | VCC supply current<br>(TMDS 6Gpbs redriver<br>mode) | $\label{eq:constraint} \begin{array}{l} OE=H,  V_{CC}=3.3  V/3.465  V,  V_{DD}=1.1  V/1.27  V,  VSadj=7.06  k\Omega \\ IN\_Dx:  V_{ID\_PP}=1200  mV,  6Gbps  TMDS  pattern \\ I2C\_EN/PIN=L,  PRE\_SEL=H,  EQ\_CTL=H, \\ SDA\_CTL/CLK\_CTL=0  V,  SLEW\_CTL=H \end{array}$                                                                                                                                                                                                                                                                                                         |     | 8                  | 20                 | mA   |
| I <sub>DD2</sub> | VDD supply current<br>(TMDS 6Gpbs redriver<br>mode) | $\label{eq:observation} \begin{array}{l} OE = H,  V_{CC} = 3.3  V/3.465  V,  V_{DD} = 1.1  V/1.27  V,  VSadj = 7.06  k\Omega \\ IN\_Dx:  V_{ID\_PP} = 1200  mV,  6Gbps  TMDS  pattern \\ I2C\_EN/PIN = L,  PRE\_SEL = H,  EQ\_CTL = H, \\ SDA\_CTL/CLK\_CTL = 0  V,  SLEW\_CTL = H \end{array}$                                                                                                                                                                                                                                                                                    |     | 170                | 250                | mA   |
| I <sub>SD1</sub> | Power-down current                                  | OE = L, V <sub>CC</sub> = 3.3 V/3.465 V, V <sub>DD</sub><br>= 1.1 V/1.27 V, VSadj = 7.06 kΩ 3.3-V rail                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | 2                  | 5                  |      |
| I <sub>SD1</sub> | Power-down current                                  | OE = L, V <sub>CC</sub> = 3.3 V/3.465 V, V <sub>DD</sub><br>= 1.1 V/1.27 V, VSadj = 7.06 kΩ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     | 3.5                | 10                 | mA   |

(1) The typical rating is simulated at 3.3-V V<sub>CC</sub> and 1.1-V V<sub>DD</sub> and at 27°C temperature unless otherwise noted (2) The maximum rating is simulated at 3.6-V V<sub>CC</sub> and 1.27-V V<sub>DD</sub> and at 85°C temperature unless otherwise noted

ZHCSE15F-JULY 2015-REVISED MAY 2018

www.ti.com.cn

NSTRUMENTS

Texas

# 7.6 Differential Input Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

|                        | PARAMETER                                        | TEST CONDITIONS                                 | MIN  | TYP | MAX  | UNIT      |
|------------------------|--------------------------------------------------|-------------------------------------------------|------|-----|------|-----------|
| D <sub>R_RX_DATA</sub> | Ddata lanes data rate                            |                                                 | 0.25 |     | 6    | Gbps      |
| D <sub>R_RX_CLK</sub>  | Clock lanes clock rate                           |                                                 | 25   |     | 340  | MHz       |
| t <sub>RX_DUTY</sub>   | Input clock duty circle                          |                                                 | 40%  | 50% | 60%  |           |
| t <sub>CLK_JIT</sub>   | Input clock jitter tolerance                     |                                                 |      |     | 0.3  | Tbit      |
| t <sub>DATA_JIT</sub>  | Input data jitter tolerance                      | Test the TTP2, see 图 10                         |      |     | 150  | ps        |
| T <sub>RX_INTRA</sub>  | Input intra-pair skew tolerance                  | Test at TTP2 when DR = 1.6-Gbps, see $8$        | 112  |     |      | ps        |
| T <sub>RX_INTER</sub>  | Input inter-pair skew tolerance                  |                                                 |      |     | 1.8  | ns        |
| E <sub>QH(D)</sub>     | Fixed EQ gain for data lane<br>IN_D(0,1,2)n/p    | EQ_SEL/A0 = H; Fixed EQ gain,<br>test at 6-Gbps |      | 15  |      | dB        |
| E <sub>QL(D)</sub>     | Fixed EQ gain for data lane<br>IN_D(0,1,2)n/p    | EQ_SEL/A0 = L; Fixed EQ gain,<br>test at 6-Gbps |      | 7.5 |      | dB        |
| E <sub>QZ(D)</sub>     | Adaptive EQ gain for data lane<br>IN_D(0,1,2)n/p | EQ_SEL/A0 = Z; adaptive EQ                      | 2    |     | 15   | dB        |
| E <sub>Q(c)</sub>      | EQ gain for clock lane IN_CLKn/p                 | EQ_SEL/A0 = H,L,NC                              |      | 3   |      |           |
| R <sub>INT</sub>       | Input differential termination impedance         |                                                 | 80   | 100 | 120  | Ω         |
| VITERM                 | Input termination voltage                        | OE = H                                          |      | 0.7 |      | V         |
| V <sub>ID_PP</sub>     | Input differential voltage (peak to peak)        | Tested at TTP2, check 图 10                      | 75   |     | 1200 | $mV_{PP}$ |



**SN65DP159, SN75DP159** ZHCSE15F – JULY 2015 – REVISED MAY 2018

www.ti.com.cn

# 7.7 HDMI and DVI TMDS Output Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

|                           | PARAMETER                                                                                                                                                                                                                                                                                                                                                                                                                                       | TEST CONDITIONS                                                                                                                         | MIN                    | TYP  | MAX                   | UNIT |
|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|-----------------------|------|
| Maria                     | Single-ended high lovel output voltage                                                                                                                                                                                                                                                                                                                                                                                                          | Data rate $\leq$ 1.65-Gbps; PRE_SEL =<br>NC; TX_TERM_CTL = H;<br>SLEW_CTL = H; OE = H; DR = 750-<br>Mbps, VSadj = 7.06-k $\Omega$       | V <sub>CC</sub> – 10   |      | V <sub>CC</sub> + 10  |      |
| V <sub>OH</sub>           | Single-ended high level output voltage                                                                                                                                                                                                                                                                                                                                                                                                          | 1.65-Gbps < Data rate ≤ 3.4-Gbps;<br>PRE_SEL = NC; TX_TERM_CTL =<br>H; SLEW_CTL = H; OE = H; DR =<br>2.97-Gbps, VSadj = 7.06-k $\Omega$ | V <sub>CC</sub> – 200  |      | V <sub>CC</sub> + 10  | mv   |
| V <sub>OH</sub>           | Single-ended high level output voltage                                                                                                                                                                                                                                                                                                                                                                                                          | 3.4-Gbps < Data rate < 6 Gbps;<br>PRE_SEL = NC; TX_TERM_CTL = L;<br>SLEW_CTL = H; OE = H; DR = 6-<br>Gbps, VSadj = $7.06$ -k $\Omega$   | V <sub>CC</sub> – 400  |      | V <sub>CC</sub> + 10  | mV   |
| V                         | Single-ended low level output voltage                                                                                                                                                                                                                                                                                                                                                                                                           | Data rate $\leq$ 1.65-Gbps; PRE_SEL =<br>NC; TX_TERM_CTL = H;<br>SLEW_CTL = H; OE = H; DR = 750-<br>Mbps, VSadj = 7.06-k $\Omega$       | V <sub>CC</sub> – 600  |      | V <sub>CC</sub> – 400 | mV   |
| V <sub>OL</sub>           | $\begin{array}{c} 1.65\text{-Gbps} < \text{Data rate} \leq 3.4\text{-Gbps};\\ \text{PRE}_{\text{SEL}} = \text{NC}; \text{TX}_{\text{TERM}_{\text{CTL}}} =\\ \text{H}; \text{SLEW}_{\text{CTL}} = \text{H}; \text{OE} = \text{H}; \text{DR} =\\ 2.97\text{-Gbps}, \text{VSadj} = 7.06\text{-k}\Omega \end{array} \qquad $ |                                                                                                                                         | V <sub>CC</sub> – 400  | IIIV |                       |      |
| V <sub>OL</sub>           | Single-ended low level output voltage                                                                                                                                                                                                                                                                                                                                                                                                           | 3.4-Gbps < Data rate < 6-Gbps;<br>PRE_SEL = NC; TX_TERM_CTL = L;<br>SLEW_CTL = H; OE = H; DR = 6-<br>Gbps                               | V <sub>CC</sub> – 1000 |      | V <sub>CC</sub> – 400 | mV   |
| V <sub>SWING_DA</sub>     | Single-ended output voltage swing on data lane                                                                                                                                                                                                                                                                                                                                                                                                  | PRE_SEL = NC; TX_TERM_CTL =<br>H/NC/L; SLEW_CTL = H; OE = H;<br>DR = 270-Mbs/2.97/6Gbps VSadj =<br>7.06-kΩ                              | 400                    | 500  | 600                   | mV   |
|                           | Single-ended output voltage swing on                                                                                                                                                                                                                                                                                                                                                                                                            | Data rate ≤ 3.4-Gbps; PRE_SEL =<br>NC; TX_TERM_CTL = H;<br>SLEW_CTL = H; OE = H; VSadj =<br>7.06-kΩ                                     | 400                    | 500  | 600                   |      |
| V <sub>SWING_CLK</sub>    | clock lane                                                                                                                                                                                                                                                                                                                                                                                                                                      | Data rate > 3.4-Gbps; PRE_SEL =<br>NC; TX_TERM_CTL = NC;<br>SLEW_CTL = H; OE = H; VSadj =<br>7.06-kΩ                                    | 200                    | 300  | 400                   | mV   |
| $\Delta V_{\text{SWING}}$ | Change in single-end output voltage swing per 100 $\Omega$ $\Delta V$ sadj                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                         |                        | 20   |                       | mV   |
| $\Delta V_{OCM(SS)}$      | Change in steady state output common mode voltage between logic levels                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                         | -5                     |      | 5                     | mV   |
| V <sub>OD(PP)</sub>       | Output differential voltage before pre-<br>emphasis                                                                                                                                                                                                                                                                                                                                                                                             | Vsadj = 7.06-kΩ; PRE_SEL = Z, See<br>图 8                                                                                                | 800                    |      | 1200                  | mV   |
| V <sub>OD(SS)</sub>       | Steady-state output differential voltage                                                                                                                                                                                                                                                                                                                                                                                                        | Vsadj = 7.06-kΩ; PRE_SEL = L, See<br>图 9                                                                                                | 600                    |      | 1050                  | mV   |
| I <sub>LEAK</sub>         | Failsafe condition leakage current                                                                                                                                                                                                                                                                                                                                                                                                              | $V_{CC} = 0$ -V; $V_{DD} = 0$ -V; output pulled<br>to 3.3 V through 50- $\Omega$ resistors                                              |                        |      | 45                    | μA   |
| l <sub>os</sub>           | Short circuit current limit                                                                                                                                                                                                                                                                                                                                                                                                                     | Main link output shorted to GND                                                                                                         |                        |      | 50                    | mA   |
| R <sub>TERM</sub>         | Source termination resistance for HDMI 2.0                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                         | 75                     |      | 150                   | Ω    |

TEXAS INSTRUMENTS

www.ti.com.cn

# 7.8 AUX, DDC, and I<sup>2</sup>C Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

|                             | PARAMETER                                                                                                                          | TEST CONDITIONS                                      | MIN                   | TYP MAX             | UNIT |
|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----------------------|---------------------|------|
| C <sub>IO</sub>             | Input capacitance                                                                                                                  | AUX data rate = 1-MHz                                |                       | 10                  | pF   |
| C <sub>AC</sub>             | AUX AC coupling capacitance                                                                                                        |                                                      | 75                    | 200                 | nF   |
| D <sub>R(AUX)</sub>         | Data rate of the AUX channel input                                                                                                 |                                                      | 0.8                   | 1 1.2               | Mbps |
| V <sub>I-DC(AUX)</sub>      | DC input voltage on AUX channel,<br>AUX_SRCp/n: 100-k $\Omega$ pull up to 3.6 V<br>but differential common mode is 2 V<br>or less. |                                                      | -0.5                  | 3.6                 | V    |
| V <sub>AUX_DIFF_PP_TX</sub> | Peak-to-peak differential voltage at TX pins                                                                                       | $V_{AUX\_DIFF\_PP} = 2 \times  V_{AUXP} - V_{AUXN} $ | 0.29                  | 1.38                | V    |
| V <sub>AUX_DIFF_PP_RX</sub> | Peak-to-peak differential voltage at RX pins                                                                                       | $V_{AUX\_DIFF\_PP} = 2 \times  V_{AUXP} - V_{AUXN} $ | 0.14                  | 1.36                | V    |
| V <sub>AUX_DC_CM</sub>      | AUX channel DC common mode<br>voltage                                                                                              |                                                      | 0                     | 2                   | V    |
| IAUX_SHORT                  | AUX channel short circuit current limit                                                                                            |                                                      |                       | 90                  | mA   |
|                             | SCL/SDA_SNK DC input voltage                                                                                                       |                                                      | -0.3                  | 5.6                 | V    |
| V <sub>I-DC</sub>           | SCL/SDA_CTL, SCL/SDA_SRC DC input voltage                                                                                          |                                                      | -0.3                  | 3.6                 | V    |
| V <sub>IL</sub>             | SCL/SDA_SNK, SCL/SDA_SRC Low level input voltage                                                                                   |                                                      |                       | $0.3 \times V_{CC}$ | V    |
| ۷IL                         | SCL/SDA_CTL Low level input voltage                                                                                                |                                                      |                       | $0.3 \times V_{CC}$ | V    |
|                             | SCL/SDA_SNK high level input<br>voltage                                                                                            |                                                      | 3                     |                     | V    |
| V <sub>IH</sub>             | SCL/SDA_SRC high level input voltage                                                                                               |                                                      | 0.7 x V <sub>CC</sub> |                     | V    |
|                             | SCL/SDA_CTL high level input voltage                                                                                               |                                                      | 0.7 x V <sub>CC</sub> |                     | V    |
|                             | SCL/SDA_CTL, SCL/SDA_SRC low-                                                                                                      | $I_0 = 3$ -mA and $V_{CC} > 2$ -V                    |                       | 0.4                 | V    |
| V <sub>OL</sub>             | level output voltage                                                                                                               | $I_0 = 3$ -mA and $V_{CC} < 2$ -V                    |                       | 0.2 V <sub>CC</sub> | V    |
| f <sub>SCL</sub>            | SCL clock frequency fast I2C mode<br>for local I2C control                                                                         |                                                      |                       | 400                 | kHz  |
| C <sub>bus</sub>            | Total capacitive load for each bus line (DDC and local I2C pins)                                                                   |                                                      |                       | 400                 | pF   |

# 7.9 HPD Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                    | PARAMETER                          | TEST CONDITIONS                                                                           | MIN | TYP | MAX | UNIT |
|--------------------|------------------------------------|-------------------------------------------------------------------------------------------|-----|-----|-----|------|
| VIH                | High-level input voltage           | HPD_SNK                                                                                   | 2.1 |     |     | V    |
| VIL                | Low-level input voltage            | HPD_SNK                                                                                   |     |     | 0.8 | V    |
| V <sub>OH</sub>    | High-level output voltage          | I <sub>OH</sub> = -500-μA; HPD_SRC                                                        | 2.4 |     | 3.6 | V    |
| V <sub>OL</sub>    | Low-level output voltage           | I <sub>OL</sub> = 500-μA; HPD_SRC                                                         | 0   |     | 0.1 | V    |
| I <sub>LEAK</sub>  | Failsafe condition leakage current | VCC = 0-V; V <sub>DD</sub> = 0-V; HPD_SNK = 5-V                                           |     |     | 40  | μA   |
| I <sub>H_HPD</sub> | High-level input current           | Device powered; $V_{IH} = 5$ -V;<br>$I_{H_{-}HPD}$ includes $R_{pdHPD}$ resistor current  |     |     | 40  | μΑ   |
| I <sub>L_HPD</sub> | Low-level input current            | Device powered; $V_{IL} = 0.8$ -V;<br>$I_{L_{HPD}}$ includes $R_{pdHPD}$ resistor current |     |     | 30  |      |
| R <sub>pdHPD</sub> | HPD input termination to GND       | V <sub>CC</sub> = 0-V                                                                     | 150 | 190 | 220 | kΩ   |



**SN65DP159, SN75DP159** ZHCSE15F – JULY 2015 – REVISED MAY 2018

www.ti.com.cn

# 7.10 HDMI and DVI Main Link Switching Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

|                          | PARAMETER                                                                                                                                 | TEST CONDITIONS                                                                                                | MIN  | TYP | MAX                                                 | UNIT |
|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|------|-----|-----------------------------------------------------|------|
| REDRIVER M               | ODE                                                                                                                                       |                                                                                                                |      |     |                                                     |      |
| D <sub>R</sub>           | Data rate (Automatic Mode)                                                                                                                |                                                                                                                | 250  |     | 1000                                                | Mbps |
| D <sub>R</sub>           | Data rate (full redriver mode)                                                                                                            |                                                                                                                | 250  |     | 6000                                                | Mbps |
| t <sub>PLH</sub>         | Propagation delay time (low to high)                                                                                                      |                                                                                                                | 250  |     | 600                                                 | ps   |
| t <sub>PHL</sub>         | Propagation delay time (high to low)                                                                                                      |                                                                                                                | 250  |     | 800                                                 | ps   |
| t <sub>T1</sub>          |                                                                                                                                           | SLEW_CTL = H; TX_TERM_CTL = L;<br>PRE_SEL = NC; OE = H; DR = 6 Gbps                                            | 45   |     |                                                     |      |
| t <sub>T2</sub>          | Transition time (rise and fall time);<br>measured at 20% and 80% levels for data<br>lanes. TMDS clock meets t <sub>T3</sub> for all three | SLEW_CTL = L; TX_TERM_CTL = NC;<br>PRE_SEL = NC; OE = H; DR = 6 Gbps                                           | 65   |     |                                                     | ps   |
| t <sub>T3</sub>          | times.                                                                                                                                    | SLEW_CTL = NC; TX_TERM_CTL =<br>NC; PRE_SEL = NC; OE = H; DR = 6<br>Gbps; CLK 150MHz                           | 100  |     |                                                     |      |
| t <sub>SK1(T)</sub>      | Intra-pair output skew                                                                                                                    | SLEW_CTL = NC; TX_TERM_CTL =<br>NC; PRE_SEL = NC; OE = H; DR = 6<br>Gbps;                                      |      |     | 40                                                  | ps   |
| t <sub>SK2(T)</sub>      | Inter-pair output skew                                                                                                                    | SLEW_CTL = NC; TX_TERM_CTL =<br>NC; PRE_SEL = NC; OE = H; DR = 6<br>Gbps;                                      |      |     | 100                                                 | ps   |
| t <sub>JITD1(1.4b)</sub> | Total output data jitter                                                                                                                  | DR = 2.97 Gbps, HDMI_SEL/A1 = NC,<br>EQ_SEL/A0 = NC; PRE_SEL = NC;<br>SLEW_CTL = H OE = H.<br>See ⊠ 10 at TTP3 |      |     | 0.2                                                 | Tbit |
|                          |                                                                                                                                           | 3.4Gbps < Rbit ≤ 3.712Gps SLEW_CTL<br>= H; TX_TERM_CTL = NC; PRE_SEL =<br>NC; OE = H                           |      |     | 0.4                                                 | Tbit |
| tJITD1(2.0)              | Total output data jitter                                                                                                                  | 3.712Gbps < Rbit < 5.94Gbps<br>SLEW_CTL = H; TX_TERM_CTL = NC;<br>PRE_SEL = NC; OE = H                         |      |     | -0.033<br>2Rbit2<br>+0.23<br>12<br>Rbit +<br>0.1998 | Tbit |
|                          |                                                                                                                                           | 5.94Gbps ≤ Rbit ≤ 6.0Gbps SLEW_CTL<br>= H; TX_TERM_CTL = NC; PRE_SEL =<br>NC; OE = H                           |      |     | 0.8                                                 | Tbit |
| t <sub>JITC1(1.4b)</sub> | Total output clock jitter                                                                                                                 | CLK = 297 MHz                                                                                                  |      |     | 0.25                                                | Tbit |
| t <sub>JITC1(2.0)</sub>  | Total output clock jitter                                                                                                                 | DR = 6Gbps: CLK = 150 MHz                                                                                      |      |     | 0.3                                                 | Tbit |
| d <sub>R</sub>           | Data rate (Full retimer mode)                                                                                                             |                                                                                                                | 0.25 |     | 6                                                   | Gbps |
| d <sub>R</sub>           | Data rate (Automatic mode)                                                                                                                |                                                                                                                | 1.0  |     | 6                                                   | Gbps |
| d <sub>XVR</sub>         | Automatic redriver to retimer crossover                                                                                                   | Measured with input signal applied from 0 to 200 mVpp                                                          | .75  | 1.0 | 1.25                                                | Gbps |
| <b>f</b> CROSSOVER       | Crossover frequency hysteresis                                                                                                            |                                                                                                                |      | 250 |                                                     | MHz  |
| P <sub>LLBW</sub>        | Data retimer PLL bandwidth                                                                                                                | Default loop bandwidth setting                                                                                 |      | .4  | 1                                                   | MHz  |
| t <sub>ACQ</sub>         | Input clock frequency detection and retimer acquisition time                                                                              |                                                                                                                |      | 180 |                                                     | μS   |
| I <sub>JT1</sub>         | Input clock jitter tolerance                                                                                                              | Tested when data rate > 1.0 Gbps                                                                               |      |     | 0.3                                                 | Tbit |
| t <sub>T1</sub>          |                                                                                                                                           | SLEW_CTL = H; TX_TERM_CTL = L;<br>PRE_SEL = NC; OE = H; DR = 6 Gbps                                            | 45   |     |                                                     |      |
| t <sub>T2</sub>          | Transition time (rise and fall time);<br>measured at 20% and 80% levels for data<br>lanes. TMDS clock meets t <sub>T3</sub> for all three | SLEW_CTL = L; TX_TERM_CTL = NC;<br>PRE_SEL = NC; OE = H; DR = 6 Gbps                                           | 65   |     |                                                     | ps   |
| t <sub>T3</sub>          | times.                                                                                                                                    | SLEW_CTL = NC; TX_TERM_CTL =<br>NC; PRE_SEL = NC; OE = H; DR = 6<br>Gbps; CLK = 150 MHz                        | 100  |     |                                                     |      |
| t <sub>DCD</sub>         | OUT_CLK ± duty cycle                                                                                                                      |                                                                                                                | 40%  | 50% | 60%                                                 |      |

**EXAS ISTRUMENTS** 

www.ti.com.cn

# HDMI and DVI Main Link Switching Characteristics (接下页)

over recommended operating free-air temperature range (unless otherwise noted)

|                          | PARAMETER                                         | TEST CONDITIONS                              | MIN        | TYP | MAX     | UNIT |
|--------------------------|---------------------------------------------------|----------------------------------------------|------------|-----|---------|------|
| t <sub>SK_INTER</sub>    | Inter-pair output skew                            | Default setting for internal inter-pair skew |            |     | 0.2     | Tch  |
| t <sub>SK_INTRA</sub>    | Intel-pair output skew                            | adjust, HDMI_SEL/A1 = NC                     |            |     | 0.15    | Tbit |
| t <sub>JITC1(1.4b)</sub> | Total output clock jitter                         | CLK = 297 MHz                                |            |     | 0.25    | Tbit |
| t <sub>JITC1(2.0)</sub>  | Total output clock jitter                         | DR = 6Gbps: CLK = 150 MHz                    |            |     | 0.3     | Tbit |
|                          |                                                   | 3.4 Gbps < $R_{bit} \le$ 3.712 Gbps          |            |     | 0.4     |      |
| t <sub>JITD2</sub>       | Total output data jitter                          | 3.712 Gbps < R <sub>bit</sub> < 5.94 Gbps    |            |     | See (1) | Tbit |
|                          |                                                   | 5.94 Gbps ≤ R <sub>bit</sub> ≤ 6.0 Gbps      |            |     | 0.6     |      |
|                          |                                                   | 3.4 Gbps < R <sub>bit</sub> ≤ 3.712 Gbps     | 335        |     |         |      |
| V <sub>OD_range</sub>    | Total TMDS data lanes output differential voltage | 3.712 Gbps < R <sub>bit</sub> < 5.94 Gbps    | See<br>(2) |     |         | mV   |
|                          |                                                   | 5.94 Gbps $\leq R_{bit} \leq 6.0$ Gbps       | 150        |     |         |      |

 $\begin{array}{ll} (1) & -0.0332{R_{bit}}^2 + 0.2312 \ {R_{bit}} + 0.1998 \\ (2) & -19.66 \times {(R_{bit}}^2) + (106.74 \times {R_{bit}}) + 209.58 \end{array}$ 



# 7.11 AUX Switching Characteristics (Only for RGZ Package)

over operating free-air temperature range (unless otherwise noted)

|                           | PARAMETER                                   | TEST CONDITIONS | MIN | TYP | MAX  | UNIT              |
|---------------------------|---------------------------------------------|-----------------|-----|-----|------|-------------------|
| UI <sub>MAN</sub>         | Manchester transaction unit interval        |                 | 0.4 |     | 0.6  | μs                |
| t <sub>AUXjitter_TX</sub> | Cycle-to-cycle jitter time at transmit pins |                 |     |     | 0.08 | UI <sub>MAN</sub> |
| t <sub>AUXjitter_RX</sub> | Cycle-to-cycle jitter time receive pins     |                 |     |     | 0.05 | UI <sub>MAN</sub> |

# 7.12 HPD Switching Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER                                                                  | TEST CONDITIONS                          | MIN | TYP | MAX | UNIT |
|----------------------|----------------------------------------------------------------------------|------------------------------------------|-----|-----|-----|------|
| t <sub>PD(HPD)</sub> | Propagation delay from HPD_SNK to<br>HPD_SRC; rising edge and falling edge | See  14; not valid during switching time |     | 40  | 120 | ns   |
| t <sub>T(HPD)</sub>  | HPD logical disconnected timeout                                           | See 图 15                                 |     | 2   |     | ms   |

# 7.13 DDC and I<sup>2</sup>C Switching Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER                                        | TEST CONDITIONS                                                                     | MIN | TYP | MAX | UNIT |
|----------------------|--------------------------------------------------|-------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>r</sub>       | Rise time of both SDA and SCL signals            | Vcc = 3.3-V                                                                         |     |     | 300 | ns   |
| t <sub>f</sub>       | Fall time of both SDA and SCL signals            |                                                                                     |     |     | 300 | ns   |
| t <sub>HIGH</sub>    | Pulse duration, SCL high                         |                                                                                     | 0.6 |     |     | μs   |
| t <sub>LOW</sub>     | Pulse duration, SCL low                          |                                                                                     | 1.3 |     |     | μs   |
| t <sub>SU1</sub>     | Setup time, SDA to SCL                           |                                                                                     | 100 |     |     | ns   |
| t <sub>ST, STA</sub> | Setup time, SCL to start condition               |                                                                                     | 0.6 |     |     | μs   |
| t <sub>HD,STA</sub>  | Hold time, start condition to SCL                |                                                                                     | 0.6 |     |     | μs   |
| t <sub>ST,STO</sub>  | Setup time, SCL to stop condition                |                                                                                     | 0.6 |     |     | μs   |
| t <sub>(BUF)</sub>   | Bus free time between stop and start condition.  |                                                                                     | 1.3 |     |     | μs   |
| t <sub>PLH1</sub>    | Propagation delay time, low-to-high-level output | Source-to-sink: 100-kbps pattern;<br>Cb(Sink) = 400-pF <sup>(1)</sup> ;<br>See 图 18 |     | 360 |     | ns   |
| t <sub>PHL1</sub>    | Propagation delay time, high-to-low-level output |                                                                                     |     | 230 |     | ns   |
| t <sub>PLH2</sub>    | Propagation delay time, low-to-high-level output | Sink to Source: 100-kbps pattern;<br>Cb(Source) = 100-pF <sup>(1)</sup> ;<br>See    |     | 250 |     | ns   |
| t <sub>PHL2</sub>    | Propagation delay time, high-to-low-level output |                                                                                     |     | 200 |     | ns   |

(1) Cb = total capacitance of one bus line in pF.

SN65DP159, SN75DP159

TEXAS INSTRUMENTS

www.ti.com.cn

# ZHCSE15F – JULY 2015–REVISED MAY 2018



# 8 Parameter Measurement Information



图 4. TMDS Main Link Test Circuit



# Parameter Measurement Information (接下页)







V<sub>oc</sub> \_\_\_\_\_ ΔV<sub>oc(ss)</sub>

图 7. TMDS Main Link Common Mode Measurements

ISTRUMENTS

**EXAS** 







# Parameter Measurement Information (接下页)

- (1) The FR4 trace between TTP1 and TTP2 is designed to emulate 1-8" of FR4, AC coupling cap, connector and another 1-2" of FR4. Trace width 4 mils. 100-Ω differential impedance.
- (2) All jitter is measured at a BER of 10-9.
- (3) Residual jitter reflects the total jitter measured at TTP4 minus the jitter measured at TTP1.
- (4) AVCC = 3.3-V
- (5) RT = 50-Ω
- (6) The input signal from parallel bit error rate tester (BERT) does not have any pre-emphasis. Refer to *Recommended Operating Conditions*.



#### 图 10. TMDS Output Jitter Measurement

TEXAS INSTRUMENTS

www.ti.com.cn

# Parameter Measurement Information (接下页)



| TMDS DATA RATE (Gbps) | H (Tbit)                                                               | V (mV)                                                                |
|-----------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------|
| 3.4 < DR < 3.712      | 0.6                                                                    | 335                                                                   |
| 3.712 < DR < 5.94     | -0.0332R <sub>bit</sub> <sup>2</sup> + 0.2312R <sub>bit</sub> + 0.1998 | -19.66R <sub>bit</sub> <sup>2</sup> + 106.74R <sub>bit</sub> + 209.58 |
| 5.94 ≤ DR ≤ 6.0       | 0.4                                                                    | 150                                                                   |

| 图 12. ( | Output | Eye | Mask a | at TTP4 | EQ |
|---------|--------|-----|--------|---------|----|
|---------|--------|-----|--------|---------|----|





图 13. HPD Test Circuit







图 15. HPD Logic Disconnect Timeout















图 18. DDC Propagation Delay – Source to Sink



图 19. DDC Propagation Delay – Sink to Source

# 9 Detailed Description

## 9.1 Overview

The SNx5DP159 device is a Dual Mode[1] DisplayPort retiming level shifter that supports data rates up to 6-Gbps for HDMI2.0a. The device takes in AC coupled HDMI/DVI signals and level shifts them to TMDS signals while compensating for loss and jitter through its receiver equalizer and retiming functions. The SNx5DP159 in default configuration should meet most system needs but also provides features that allow the system implementer flexibility in design. Programming can be accomplished through I<sup>2</sup>C[4] or pin strapping.

# 9.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

NOTE: **Black** pin names are common to both packages. Blue pin names are only in the SNx5DP159 RGZ package.



#### 9.3 Feature Description

#### 9.3.1 Reset Implementation

When OE is de-asserted, control signal inputs are ignored; the Dual Mode[1] DisplayPort inputs and outputs are high impedance. It is critical to transition the OE input from a low level to a high level after the  $V_{CC}$  supply has reached the minimum recommended operating voltage. Achieve this transition by a control signal to the OE input, or by an external capacitor connected between OE and GND. To ensure that the SNx5DP159 device is properly reset, the OE pin must be de-asserted for at least 100- $\mu$ s before being asserted. When OE is toggled in this manner the device is reset. This requires the device to be reprogrammed if it was originally programmed through I<sup>2</sup>C for configuration. When implementing the external capacitor, the size of the external capacitor depends on the power-up ramp of the V<sub>CC</sub> supply, where a slower ramp-up results in a larger value external capacitor. Refer to the latest reference schematic for SNx5DP159; consider approximately 200-nF capacitor as a reasonable first estimate for the size of the external capacitor. Both OE implementations are shown in  $\mathbb{R}$  20 and  $\mathbb{R}$  21.



图 20. External Capacitor Controlled OE

图 21. OE Input from Active Controller

## 9.3.2 Operation Timing

SNx5DP159 starts to operate after the OE signal goes high (see 图 22, 图 23, and 表 1). Keeping OE low until  $V_{DD}$  and  $V_{CC}$  become stable avoids any timing requirements as shown in 图 22.





TEXAS INSTRUMENTS

Redriver mode

www.ti.com.cn

# Feature Description (接下页)



# 图 23. CDR Timing for SNx5DP159

|                 |                                                                  | MIN | MAX | UNIT |
|-----------------|------------------------------------------------------------------|-----|-----|------|
| t <sub>d1</sub> | $V_{DD}/V_{CC}$ stable before $V_{CC}/V_{DD}$                    | 0   | 200 | μs   |
| t <sub>d2</sub> | $V_{\text{DD}}$ and $V_{\text{CC}}$ stable before OE deassertion | 100 |     | μs   |
| t <sub>d3</sub> | CDR active operation after retimer mode initial                  |     | 15  | ms   |
| t <sub>d4</sub> | CDR turn off time after retimer mode de-assert                   |     | 120 | ns   |
| VDD_ramp        | V <sub>DD</sub> supply ramp-up requirements                      |     | 100 | ms   |
| VCC_ramp        | V <sub>CC</sub> supply ramp-up requirements                      |     | 100 | ms   |

#### 表 1. SNx5DP159 Operation Timing

## 9.3.3 I<sup>2</sup>C-over-AUX to DDC Bridge (SNx5DP159 48-Pin Package Version Only)

The SNx5DP159 device incorporates the  $I^2$ C-over-AUX to DDC bridge to support the DisplayPort Dual-Mode standard version 1.1. It enables the communication between source device and sink device through AUX channel. The bridge receives the request from source device in the  $I^2$ C-over-AUX format and transfers it into DDC signal to sink device. When the sink device responds, the request in the DDC channel and bridge packages it into  $I^2$ C-over-AUX and sends it back to the source device.

#### 9.3.4 Input Lane Swap and Polarity Working

The SNx5DP159 device incorporates the swap function, which can set the input lanes in swap mode. The IN\_D2 routes to the OUT\_CLK position. The IN\_D1 swaps with IN\_D0. The swap function only changes the input pins; EQ setup follows new mapping. The SWAP/POL is pin 1 in the 48-pin RGZ package.For the RSB version, the user needs to control the register 0x09h bit 7 for SWAP enable. Lane swap is operational in both redriver and retimer mode.

|                            | 2(                                  |
|----------------------------|-------------------------------------|
| NORMAL OPERATION           | SWAP = L OR CSR 0x09h BIT 7 IS 1'b1 |
| $IN_D2 \rightarrow OUT_D2$ | $IN_D2 \rightarrow OUT_CLK$         |
| $IN_D1 \rightarrow OUT_D1$ | $IN_D1 \rightarrow OUT_D0$          |
| $IN_D0 \rightarrow OUT_D0$ | $IN_D2 \rightarrow OUT_D1$          |
| $IN\_CLK \to OUT\_CLK$     | $IN\_CLK \rightarrow OUT\_D2$       |

| 表: | 2. Lane | Swap | (1) | ) |
|----|---------|------|-----|---|
|----|---------|------|-----|---|

(1) The output lanes never change. Only the input lanes change. See 🛽 24 and 🖄 25.











The SNx5DP159 can also change the polarity of the input signals. When SWAP/POL is high, the n and p pins on each lane will swap.Use Register 0x9h bit 6 to swap polarity using I<sup>2</sup>C. Polarity swap only works for retimer mode. When the device is in automatic redriver to retimer mode this only works when device is in retimer stage. If set and data rate falls below 1.0-Gbps in this mode the polarity function will be lost.



#### 9.3.5 Main Link Inputs

Standard Dual Mode[1] DisplayPort terminations are integrated on all inputs with expected AC coupling capacitors on board prior to input pins. External terminations are not required. Each input data channel contains an adaptive or fixed equalizer to compensate for cable or board losses. The voltage at the input pins must be limited below the absolute maximum ratings. The input pins have incorporated failsafe circuits. The input pins can be polarity changed through the local I2C register or pin strapping.

#### 9.3.6 Main Link Inputs Debug Tools

There are two methods for debugging a system making sure the inputs to the SNx5DP159 are valid. A TMDS error checker is implemented that will increment an error counter per data lane. This allows the system implementer to determine how the link between the source and SNx5DP159 is performing on all three data lanes. See CSR Bit Field Definitions – RX PATTERN VERIFIER CONTROL/STATUS register in  $\frac{1}{2}$  10.

If a high error count is evident, the SNx5DP159 has the ability to provide the general eye quality. A tool is available that uses the  $I^2C[4]$  link to download data that can be plotted for an eye diagram. This is available per data lane.

#### 9.3.7 Receiver Equalizer

Equalizers are used to clean up inter-symbol interference (ISI) jitter or loss from the bandwidth-limited board traces or cables. The SNx5DP159 device supports both fixed receiver equalizer (redriver and retimer mode) and adaptive receive equalizer (retimer mode) by setting the EQ\_SEL/A0 pin or through I<sup>2</sup>C using reg0Ah[5]. When the EQ\_SEL/A0 pin is high, the EQ gain is fixed to 14-dB. The EQ gain will be 7.5-dB if the EQ\_SEL/A0 pin is set low. The SNx5DP159 device operates in adaptive equalizer mode when EQ\_SEL/A0 left floating. Using adaptive equalization the gain will be automatically adjusted based on the data rate to compensate for variable trace or cable loss. Using the local I<sup>2</sup>C[4] control, reg0Dh[5:1], the fixed EQ gain can be selected for both data and clock.



图 26. Adaptive EQ Gain Curve

#### 9.3.8 Termination Impedance Control

HDMI2.0[3] standard requires the transmitter termination impedance should be between 75 to 150- $\Omega$ . Older versions of the HDMI standard required no source termination. For HDMI1.4b[2] when data rate over 2 Gbps, the output performance could be better if the termination value between 150 to 300- $\Omega$  which was allowed. The SNx5DP159 supports three different source termination impedances for HDMI1.4b[2] and HDMI2.0[3]. Pin 36, TX\_TERM\_CTL, offers a selection option to choose the output termination impedance value. This can be adjusted by I<sup>2</sup>C[4]; reg0Bh[4:3] TX\_TERM\_CTL.



#### 9.3.9 TMDS Outputs

An 1% precision resistor, 7.06-k $\Omega$ , is recommended to be connected from Vsadj pin to ground to allow the differential output swing to comply with TMDS signal levels. The differential output driver provides a typical 10-mA current sink capability when no source term is enabled, which provides a typical 500-mV voltage drop across a 50- $\Omega$  termination resistor. As compliance testing is system dependent this resistor value can be adjusted.



图 27. TMDS Driver and Termination Circuit

Referring to  $\boxtimes$  27, if both V<sub>CC</sub> (device supply) and AVCC (sink termination supply) are powered, the TMDS output signals are high impedance when OE = low. The normal operating condition is that both supplies are active. A total of 33-mW of power is consumed by the terminations independent of the OE logical selection. When AVCC is powered on, normal operation (OE controls output impedance) is resumed. When the power source of the device is off and the power source to termination is on, the IO(off) (output leakage current) specification ensures the leakage current is limited 45-µA or less.

The clock and data lanes  $V_{OD}$  can be changed through I<sup>2</sup>C[4] (see VSWING\_CLK and VSWING\_DATA in 表 8 for details). 图 3 shows the different output voltage based on different Vsadj resistor values.

#### 9.3.9.1 Pre-Emphasis/De-Emphasis

The SNx5DP159 provides De-emphasis as a way to compensate for the ISI loss between the TMDS outputs and the receiver it is driving. There are two methods to implement this function. When in pin strapping mode the PRE\_SEL pin controls this. The PRE\_SEL pin provides –2-dB, or 0-dB de-emphasis, which allows output signal pre-conditioning to offset interconnect losses from the SNx5DP159 device outputs to a TMDS receiver. TI recommends setting PRE\_SEL at 0 dB while connecting to a receiver through a short PCB route. When pulled to ground with a 65-k $\Omega$  resistor –2-dB can be realized, see  $\mathbb{E}$  9. When using I<sup>2</sup>C, Reg0Ch[1:0] is used to make these adjustments.

As there are times true pre-emphasis may be the best solution there are two ways to accomplish this. If pin strapping is being use the best method is to reduce the Vsadj resistor value increasing the V<sub>OD</sub> and then pulling the PRE\_SEL pin to ground using the 65-k $\Omega$  resistor, see  $\mathbb{Z}$  28. If using I<sup>2</sup>C this can be accomplished using two methods. First is similar to pin strapping by adjusting the Vsadj resistor value and then implementing –2-dB deemphasis. Second method is to set Reg0Ch[7:5] = 011 and the set Reg0Ch[1:0] = 01 which accomplishes the same pre-emphasis setting. See  $\mathbb{Z}$  29.

SN65DP159, SN75DP159 ZHCSE15F – JULY 2015 – REVISED MAY 2018







#### 9.4 Device Functional Modes

#### 9.4.1 Retimer Mode

Clock and data recovery circuits (CDR) are used to track, sample and retime the equalized data bit streams. The CDRs are designed with loop bandwidth to minimize the amount of jitter transfer from the video source to the TMDS outputs. Input jitter within the CDR's PLL bandwidth, < 1-MHz, will be transferred to the TMDS outputs. Higher frequency jitter above the CDR loop bandwidth is attenuated, providing a jitter cleaning function to reduce the amount of high frequency jitter from the video source. The retimer is automatically activated at pixel clock above approximately 100-MHz when jitter cleaning is needed for robust operation. The retimer operates at about 1.0 to 6-Gbps DR supporting HDMI2.0[3]. At pixel clock frequency below about 100 MHz, the SNx5DP159 automatically bypasses the internal retimer and operates as a redriver. When the video source changes resolution, the internal retimer starts the acquisition process to determine the input clock frequency and acquire lock to the new data bit streams. During the clock frequency detection period and the retimer acquisition period (that last approximately 7-ms), the TMDS drivers can be kept active (default) or programmed to be disabled to avoid sending invalid clock or data to the downstream receiver.

#### 9.4.2 Redriver Mode

The SNx5DP159 also has a redriver mode that can be enabled through I<sup>2</sup>C[4]; at offset address 0Ah bits 1:0 DEV\_FUNC\_MODE. When in this mode, the CDR and PLL are shut off, thus reducing power. Jitter performance is degraded as the device will now only compensate for ISI loss in the link. In redriver mode HDMI2.0[3] compliance is not guaranteed as skew compensation and retiming functions are disabled. Excessive random or phase jitter will not be compensated.

#### 9.4.3 DDC Training for HDMI2.0 Data Rate Monitor

As part of discovery, the source reads the sink's E-EDID information to understand the sink's capabilities. Part of this read is HDMI forum vendor specific data block (HF-VSDB) MAX\_TMDS\_Character\_Rate byte to determine the data rate supported. Depending upon the value, the source will write to slave address 0xA8 offset 0x20 bit1, TMDS\_CLOCK\_RATIO\_STATUS. The SNx5DP159 snoops this write to determine the TMDS clock ratio and thus sets its own TMDS\_CLOCK\_RATIO\_STATUS bit accordingly. If a 1 is written, then the TMDS clock is 1/40 of TMDS bit period. If a 0 is written, then the TMDS clock is 1/10 of TMDS bit period. If a 0 is written, then the TMDS clock is 1/10 of TMDS bit period. The SNx5DP159 will always default to 1/10 of TMDS bit period unless a 1 is written to address 0xA8 offset 0x20 bit 1. When HPD\_SNK is de-asserted, this bit is reset to default values. If the source does not write this bit the SNx5DP159 will not be configured for TMDS clock 1/40 mode in support of HDMI2.0. As the SNx5DP159 is in link but not recognized as part of the link it is possible that the source could read the sink EDID where this bit is set and does not re-write this bit. If the SNx5DP159 has entered a power down state this bit is cleared and does not re-set on a read. To work properly the bit has to be set again with a write by the source.

#### 9.4.4 DDC Functional Description

The SNx5DP159 solves sink- or source-level issues by implementing a master/slave control mode for the DDC bus. When the SNx5DP159detects the start condition on the DDC bus from the SDA\_SRC/SCL\_SRC, it will transfer the data or clock signal to the SDA\_SNK/SCL\_SNK with little propagation delay. When SDA\_SNK detects the feedback from the downstream device, the SNx5DP159 will pull up or pull down the SDA\_SRC bus and deliver the signal to the source.

The DDC link defaults to 100 kbps, but can be set to various values including 400 kbps by setting the correct value to address 22h (see  $\frac{1}{5}$  3) through the I<sup>2</sup>C access on the DDC interface. The DDC lines are 5-V tolerant. The HPD\_SRC goes to high impedance when VCC is under low power conditions, < 1.5-V.

#### 注

The SNx5DP159 uses clock stretching for DDC transactions. As there are sources and sinks that do no perform this function correctly a system may not work correctly as DDC transactions are incorrectly transmitted/received. To overcome this a snoop configuration can be implemented where the SDA/SCL from the source is connected directly to the SDA/SCL sink. The SNx5DP159 will need its SDA\_SNK and SCL\_SNK pins connected to this link in order to the SNx5DP159 to configure the TMDS\_CLOCK\_RATIO\_STATUS bit. Care must be taken when this configuration is being implemented as the voltage levels for DDC between the source and sink may be different, 3.3 V vs 5 V.



## 9.5 Register Maps

#### 9.5.1 DP-HDMI Adaptor ID Buffer

The SNx5DP159 device includes the DP-HDMI adapter ID buffer for HDMI/DVI adaptor recognition, defined by the VESA DisplayPort Dual-Mode Standard Version 1.1, accessible by standard I<sup>2</sup>C[4] protocols through the DDC interface when the HDMI\_SEL/A1 pin is low. The DP-HDMI adapter buffer and extended DDC register for Type 2 capability is accessed at target addresses 80h (Write) and 81h (Read).

The DP-HDMI adapter buffer contains a read-only phrase DP-HDMI ADAPTOR<EOT> converted to ASCII characters, as shown in 表 3, and supports the WRITE command procedures (accessed at target address 80h) to select the subaddress, as recommended in the VESA DisplayPort Interoperability Guideline Adaptor Checklist Version 1.0 section 2.3.

| Address | Description                                                | Value HDMI | Value DVI | Read or<br>Read/Write |
|---------|------------------------------------------------------------|------------|-----------|-----------------------|
| 00h     |                                                            | 44h        | 00h       |                       |
| 01h     |                                                            | 50h        | 00h       |                       |
| 02h     | -                                                          | 2Dh        | 00h       |                       |
| 03h     | -                                                          | 48h        | 00h       |                       |
| 04h     |                                                            | 44h        | 00h       |                       |
| 05h     |                                                            | 4Dh        | 00h       |                       |
| 06h     |                                                            | 49h        | 00h       |                       |
| 07h     | HDMI ID code                                               | 20h        | 00h       | Bood only             |
| 08h     |                                                            | 41h        | 00h       | Read only             |
| 09h     |                                                            | 44h        | 00h       |                       |
| 0Ah     |                                                            | 41h        | 00h       |                       |
| 0Bh     |                                                            | 50h        | 00h       |                       |
| 0Ch     |                                                            | 54h        | 00h       |                       |
| 0Dh     |                                                            | 4Fh        | 00h       |                       |
| 0Eh     |                                                            | 52h        | 00h       |                       |
| 0Fh     |                                                            | 04h        | 00h       | _                     |
|         | Video Adaptor Identifier<br>Bit 2:0 ADAPTOR_REVISION       | 0          | 0         |                       |
| 10h     | Bit 3 Reserved: but 0 for type 2                           | 0          | 0         | Read only             |
|         | Bits 7:4 1010 = Dual mode defined by dual mode[1] standard | 1010       | 0         |                       |
| 11h     | IEE_OUI first two hex digits                               | 08h        | 08h       | Read only             |
| 12h     | IEE_OUI second two hex digits                              | 00h        | 00h       | Read only             |
| 13h     | IEE_OUI third two hex digits                               | 28h        | 28h       | Read only             |
| 14h     |                                                            | 44h        | 44h       |                       |
| 15h     |                                                            | 50h        | 50h       |                       |
| 16h     |                                                            | 31h        | 31h       | Deederk               |
| 17h     | Device ID                                                  | 35h        | 35h       | Read only             |
| 18h     |                                                            | 39h        | 39h       |                       |
| 19h     |                                                            | 00h        | 00h       |                       |
|         | Hardware revision                                          | 02h        | 02h       |                       |
| 1Ah     | Bits 7:4 major revision                                    | 00h        | 00h       | Read only             |
|         | Bits 3:0 minor revision                                    | 02h        | 02h       |                       |
| 1Bh     | Firmware or software major revision                        | 00h        | 00h       | Read only             |
| 1Ch     | Firmware or software minor revision                        | 00h        | 00h       | Read only             |

#### 表 3. SNx5DP159 DP-HDMI Adaptor ID Buffer and Extended DDC



# Register Maps (接下页)

| 表 3. SNx5DP159 DP-HDMI Adaptor ID Buffer and Extended DDC (接下页) | P-HDMI Adaptor ID Buffer and Extended DDC (接下页) |
|-----------------------------------------------------------------|-------------------------------------------------|
|-----------------------------------------------------------------|-------------------------------------------------|

| Address | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Value HDMI | Value DVI | Read or<br>Read/Write |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------|-----------------------|
| 1Dh     | Max TMDS clock rate<br>Default value is F0h in HDMI column<br>Note: Value determined by taking clock rate and dividing by<br>2.5 and converting to HEX. For HDMI2.0 extend as if the<br>clock rate extended instead of its actual method, clock 1/10<br>DR and not 1/40 DR.                                                                                                                                                                                                                                                                                                                                                                                                                                                   | F0h        | 42h       | Read only             |
| 1Eh     | If I2C_DR_CTL = 0 the value is 0Fh $\rightarrow$ If<br>DDC_AUX_DR_SEL = 0 the value is 0Fh<br>If I2C_DR_CTL = 1 the value is 1Fh $\rightarrow$ If<br>DDC_AUX_DR_SEL = 1 then value is 1Fh<br>If I2C_DR_CTL = 0 the value is 0Fh<br>If I2C_DR_CTL = 1 the value is 1Fh                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0Fh        | 0Fh       | Read only             |
| 1Fh     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 00h        | 00h       | Write/Read            |
| 20h     | TMDS_OE<br>Bit 0: 0 = TMDS_ENABLED (default)<br>1 = TMDS_DISABLED<br>Bits 7:1 Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 00h        | 00h       | Write/Read            |
| 21h     | HDMI Pin Control<br>Bit 0 = CEC_EN<br>Enables connection between the HDMI CEC pin connected<br>to the sink and the<br>CONFIG2 pin to the upstream device + $27$ -k $\Omega$ pullup.<br>0 = CEC_ DISABLED (default)<br>1 = CEC_ ENABLED<br>Bits 7:1 = RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 00h        | 00h       | Write/Read            |
| 22h     | Writing a bit pattern to this register that is not defined above<br>may result in an unpredictable I <sup>2</sup> C speed selection, but the<br>adaptor must continue to otherwise work normally. Only<br>applicable when using I <sup>2</sup> C-over-AUX transport<br>01h = 1-Kbps<br>02h = 5-Kbps<br>04h = 10-Kbps<br>08h = 100-Kbps<br>10h = 400-Kbps (RSVD in Dual Mode STND)<br>On read, the dual-mode cable adaptor returns a value to<br>indicate the speed currently in use. The default I2C speed<br>prior to software writing to this register is 100-Kbps.<br>Illegal write value shall write register default (08h). This<br>register sets the DDC output DR whether I <sup>2</sup> C-over-AUX or<br>straight DDC | 08h        | 08h       | Write/Read            |
| 23h-FFh | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 00h        | 00h       | Read                  |

# 9.5.2 Local I<sup>2</sup>C Interface Overview

The SCL\_CTL and SDA\_CTL pins are used for  $I^2C$  clock and  $I^2C$  data respectively. The SNx5DP159  $I^2C$  interface conforms to the 2-wire serial interface defined by the  $I^2C$  Bus Specification, Version 2.1 (January 2000), and supports the fast mode transfer up to 400 kbps.

The device address byte is the first byte received following the start condition from the master device. The 7-bit device address for the SNx5DP159 device decides by the combination of EQ\_SEL/A0 and HDMI\_SEL/A1. 表 4 clarifies the SNx5DP159 device target address.

Texas Instruments

www.ti.com.cn

# 表 4. I<sup>2</sup>C Device Address Description

| A4/A0 | SNx5DP159 I <sup>2</sup> C Device Address |   |   |   |   |   |   |         |       |
|-------|-------------------------------------------|---|---|---|---|---|---|---------|-------|
| A1/A0 | 7 (MSB)                                   | 6 | 5 | 4 | 3 | 2 | 1 | 0 (W/R) | ADD   |
| 00    | 1                                         | 0 | 1 | 1 | 1 | 1 | 0 | 0/1     | BC/BD |
| 01    | 1                                         | 0 | 1 | 1 | 1 | 0 | 1 | 0/1     | BA/BB |
| 10    | 1                                         | 0 | 1 | 1 | 1 | 0 | 0 | 0/1     | B8/B9 |
| 11    | 1                                         | 0 | 1 | 1 | 0 | 1 | 1 | 0/1     | B6/B7 |

# 9.5.3 I<sup>2</sup>C Control Behavior

Follow this procedure to write to the SNx5DP159 device I<sup>2</sup>C registers:

- 1. The master initiates a write operation by generating a start condition (S), followed by the SNx5DP159 device 7-bit address and a zero-value W/R bit to indicate a write cycle.
- 2. The SNx5DP159 device acknowledges the address cycle by combination of A0 and A1.
- The master presents the subaddress (I<sup>2</sup>C register within SNx5DP159 device) to be written, consisting of one byte of data, MSB-first.
- 4. The SNx5DP159 device acknowledges the subaddress cycle.
- 5. The master presents the first byte of data to be written to the  $I^2C$  register.
- 6. The SNx5DP159 device acknowledges the byte transfer.
- 7. The master may continue presenting additional bytes of data to be written, with each byte transfer completing with an acknowledge from the SNx5DP159.
- 8. The master terminates the write operation by generating a stop condition (P).

Follow this procedure to read the SNx5DP159 I<sup>2</sup>C registers:

- 1. The master initiates a write operation by generating a start condition (S), followed by the SNx5DP159 7-bit address and a zero-value W/R bit to indicate a write cycle.
- 2. The SNx5DP159 device acknowledges the address cycle by combination of A0 and A1.
- 3. The master presents the subaddress (I2C register within SNx5DP159 device) to be read, consisting of one byte of data, MSB-first.
- 4. The SNx5DP159 device acknowledges the subaddress cycle.
- 5. The master initiates a read operation by generating a start condition (S), followed by the SNx5DP159 7-bit address and a one-value W/R bit to indicate a read cycle.
- 6. The SNx5DP159 device acknowledges the address cycle.
- 7. The SSNx5DP159 device transmit the contents of the memory registers MSB-first starting at the written subaddress.
- 8. The SNx5DP159 device will wait for either an acknowledge (ACK) or a not-acknowledge (NACK) from the master after each byte transfer; the I<sup>2</sup>C master acknowledges reception of each data byte transfer.
- 9. If an ACK is received, the SNx5DP159 device transmits the next byte of data.
- 10. The master terminates the read operation by generating a stop condition (P).

注

Upon reset, the SNx5DP159 sub-address will always be set to 0x00. When no subaddress is included in a read operation, the SNx5DP159 subaddress increments from previous acknowledged read or write data byte. If it is required to read from a subaddress that is different from the SNx5DP159 internal subaddress, a write operation with only a subaddress specified is needed before performing the read operation.

Refer to  $\frac{1}{8}$  6 for the SNx5DP159 device local I<sup>2</sup>C register descriptions. Reads from reserved fields return 0s and writes are ignored.



#### 9.5.4 I<sup>2</sup>C Control and Status Registers

Reads from reserved fields return 0, and writes to read-only reserved registers are ignored. Writes to reserved registers, which are marked with 'W', produce unexpected behavior. All addresses not defined by this specification are considered reserved. Reads from these addresses return 0 and writes will be ignored.

#### 9.5.4.1 Bit Access Tag Conventions

A table of bit descriptions is typically included for each register description that indicates the bit field name, field description, and the field access tags. The field access tags are described in  $\frac{1}{5}$ .

| ACCESS TAG | NAME      | DESCRIPTION                                                                   |
|------------|-----------|-------------------------------------------------------------------------------|
| R          | Read      | The field is read by software                                                 |
| W          | Write     | The field is written by software                                              |
| S          | Set       | The field is set by a write of one. Writes of 0 to the field have no effect   |
| С          | Clear     | The field is cleared by a write of 1. Writes of 0 to the field have no effect |
| U          | Update    | Hardware may autonomously update this field                                   |
| NA         | No access | Not accessible or not applicable                                              |

#### 表 5. Field Access Tags

#### 9.5.4.2 CSR Bit Field Definitions

#### 9.5.4.2.1 ID Registers

#### 表 6. ID Registers

| ADDRESS | BIT | DESCRIPTION                                                                                                                                                                                        | ACCESS |
|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| 00h:07h | 7:0 | DEVICE_ID<br>These fields return a string of ASCII characters "DP159" followed by three space characters.<br>Address 0x00 – 0x07 = {0x44"D", 0x50"P", 0x31"1", 0x35"5", 0x39"9", 0x20, 0x20, 0x20} | R      |
| 08h     | 7:0 | REV _ID. This field identifies the device revision.<br>0000001 – DP159 revision 1                                                                                                                  | R      |

#### SN65DP159, SN75DP159

ZHCSE15F-JULY 2015-REVISED MAY 2018

# Texas Instruments

www.ti.com.cn

#### 9.5.4.2.2 Misc Control

# 表 7. Misc Control

| ADDRESS | BIT | DEFAULT | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                    | ACCESS |
|---------|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| 09h     | 7   | 1'b0    | SWAP_EN: This field enables swapping the input main link lanes<br><b>0 – Disable (default)</b><br>1 – Enable<br>Note: field is loaded from SWAP/POL pin; Writes ignored when I2C_EN/PIN = 0                                                                                                                                                                                                                    | RWU    |
|         | 6   | 1'b0    | LANE_POLARITY: swaps the input data and clock lanes polarity.<br><b>0 – Disabled: No polarity swap</b><br>1 – Swaps the input data and clock lane polarity<br>Note: field is loaded from SWAP/POL pin; Writes ignored when I2C_EN/PIN = 0. This<br>feature is only valid when in retimer mode.                                                                                                                 | RWU    |
|         | 5:4 | 2'b00   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                       | R      |
|         | 3   | 1'b0    | PD_EN<br><b>0 – Normal working (default)</b><br>1 – Forced power-down by I <sup>2</sup> C, lowest power state                                                                                                                                                                                                                                                                                                  | RW     |
|         | 2   | 1'b0    | HPD_AUTO_PWRDWN_DISABLE<br><b>0 – Automatically enters power down mode based on HPD_SNK (default)</b><br>1 – Will not automatically enter power mode based upon HPD_SNK                                                                                                                                                                                                                                        | RW     |
|         | 1:0 | 2'b10   | I2C_DR_CTL. I2C data rate supported for configuring device<br>00 – 5-kbps<br>01 – 10-kbps<br><b>10 – 100-kbps (default)</b><br>11 – 400-kbps (Note: HPD_AUTO_PWRDWN_DISABLE must be set before enabling 400<br>Kbps mode)                                                                                                                                                                                      | RW     |
| 0Ah     | 7   | 1'b0    | Application Mode Selection<br><b>0</b> – Source (default) - Set the adaptive EQ mid point to between 6.5-dB and 7.5-dB<br>1 – Sink - Sets the adaptive EQ starting point to between 12-dB and 13-dB                                                                                                                                                                                                            | RW     |
|         | 6   | 1'b0    | HPDSNK_GATE_EN: This field sets the functional relationship between HPD_SNK and HPD_SRC.<br><b>0 – HPD_SNK passed through to the HPD_SRC (default)</b><br>1 – HPD_SNK will not pass through to the HPD_SRC.                                                                                                                                                                                                    | RW     |
|         | 5   | 1'b1    | EQ_ADA_EN: this field enables the equalizer working state.<br>0 - Fixed EQ<br><b>1 - Adaptive EQ (default)</b><br>Writes are ignored when I2C_EN/PIN = 0                                                                                                                                                                                                                                                       | RWU    |
|         | 4   | 1'b1    | EQ_EN: this field enables the receiver equalizer.<br>0 – EQ disabled<br><b>1 – EQ enable (default)</b>                                                                                                                                                                                                                                                                                                         | RW     |
|         | 3   | 1'b1    | AUX_BRG_EN: this field enable the AUX bridge working. This is only valid for the 48-pin package.<br>0 – AUX bridge disable<br>1 – AUX bridge enable (default)                                                                                                                                                                                                                                                  | RWU    |
|         | 2   | 1'b0    | APPLY_RXTX_CHANGES, Self clearing write-only bit. Writing a 1 to this bit will apply new slew, tx_term, twpst1, eqen, eqadapten, swing, eqftc, eqlev settings to the clock and data lanes. Writes to the respective registers do not take immediate effect. This bit does not need to be written if I <sup>2</sup> C configuration occurs while OE or hpd_sink are low, I <sup>2</sup> C power down is active. | W      |
|         | 1:0 | 2'b01   | DEV_FUNC_MODE: This field selects the device working function mode.<br>00 – Redriver mode across full range 250 Mbps to 6-Gbps<br><b>01 - Automatic redriver to retimer crossover at 1.0 Gbps (default)</b><br>10 - Automatic retimer for HDMI2.0<br>11 - Retimer mode across full range 250 Mbps to 6-Gbps<br>When changing crossover point, need to toggle PD_EN or toggle external HPD_SNK.                 | RW     |

**Mode Selection Definition:** This bit lets the receiver know where the device is located in a system for the purpose of centering the AEQ point. The SNx5DP159 is targeting the source application, so the default value is 0, which will center the EQ at 6.5 to 7.5-dB depending upon TMDS\_CLOCK\_RATIO\_STATUS value, see 表 9. If the SNx5DP159 is in a dock or sink application, the value should be changed to a value of 1, which will center the EQ at 12 to 13-dB depending upon TMDS\_CLOCK\_RATIO\_STATUS value.


#### 9.5.4.2.3 HDMI Control

- 1

#### 表 8. HDMI Control

| ADDRESS | BIT | DEFAULT | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ACCESS |
|---------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
|         | 7:6 | 2'b00   | SLEW_CTL. Slew rate control.2'00 is fastest and 2'b11 is slowest<br>Writes ignored when I2C_EN/PIN = 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | RWU    |
|         | 5   | 1'b0    | HDMI_SEL: Contro; Writes ignored when I2C_EN/PIN = 0I<br><b>0 – HDMI (default)</b><br>1 – DVI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | RWU    |
|         | 4:3 | 2'b00   | TX_TERM_CTL: Controls termination for HDMI TX<br><b>00 – No termination</b><br>01 – 150 to 300- $\Omega$<br>10 – Reserved<br>11 – 75 to 150- $\Omega$<br>Note: Reflects the value of the TX_TERM_CTL pin; Writes ignored when I2C_EN/PIN = 0                                                                                                                                                                                                                                                                                                                                                                                 | RWU    |
|         | 2   | 1'b0    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | R      |
| 0Bh     | 1   | 1'b0    | <ul> <li>TMDS_CLOCK_RATIO_STATUS: This field is updated from snoop of I<sup>2</sup>C write to slave address 0xA8 offset 0x20 bit 1 that occurred on the SDA_SRC/SCL_SRC interface. When bit 1 of address 0xA8 offset 0x20 is written to a 1'b1, then this field will be set to a 1'b1. When bit 1 of address 0xA8 offset 0x20 is written to a 1'b0, then this field will be set to a 1'b0. This field is reset to the default value whenever HPD_SNK is de-asserted for greater than 2 ms.</li> <li><b>0 - TMDS clock is 1/10 of TMDS bit period (default)</b></li> <li>1 - TMDS clock is 1/40 of TMDS bit period</li> </ul> | RWU    |
|         | 0   | 1'b0    | DDC_TRAIN_SET: This field indicates the DDC training block function status. If disabled,<br>the device can only work at the HDMI1.4b[2] or DVI mode<br><b>0 – DDC training enable (default)</b><br>1 – DDC training disable<br>Note: To force TMDS_CLOCK_RATIO_STATUS to 1, this register bit must be set to 1<br>which will force the 1/40 mode for HDMI2.0.                                                                                                                                                                                                                                                                | RW     |
|         | 7:5 | 3'b000  | VSWING_DATA: Data output swing control<br><b>000 – Vsadj set</b><br>001 – Increase by 7%<br>010 – Increase by 14%<br>011 – Increase by 21%<br>100 – Decrease by 30%<br>101 – Decrease by 21%<br>110 – Decrease by 14%<br>111 – Decrease by 7%                                                                                                                                                                                                                                                                                                                                                                                | RW     |
| 0Ch     | 4:2 | 3'b000  | VSWING_CLK: Clock Output Swing Control<br><b>000 – Vsadj set</b><br>001 – Increase by 7%<br>010 – Increase by 14%<br>011 – Increase by 21%<br>100 – Decrease by 30%<br>101 – Decrease by 21%<br>110 – Decrease by 14%<br>111 – Decrease by 7%<br>Note: Default is set by DR, which means standard based swing values but this allows for<br>the swing to be overridden by selecting one of these values                                                                                                                                                                                                                      | RW     |
|         | 1:0 | 2'b00   | HDMI_TWPST1. HDMI de-emphasis FIR post-cursor-1 signed tap weight.<br><b>00 – No de-emphasis</b><br>01 – 2-dB de-emphasis<br>10 – Reserved<br>11 – Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | RWU    |

ZHCSE15F-JULY 2015-REVISED MAY 2018

Texas Instruments

www.ti.com.cn

#### 9.5.4.2.4 Equalization Control Register

| ADDRESS    | BIT    | DEFAULT                                                                                                                                                                                                                                                                                      | DESCRIPTION                                                                                                                                                                                      | ACCESS |  |  |
|------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--|--|
|            | 7:6    | 2'b00                                                                                                                                                                                                                                                                                        | Reserved                                                                                                                                                                                         | RW     |  |  |
|            |        |                                                                                                                                                                                                                                                                                              | Data Lane EQ – Sets fixed EQ values                                                                                                                                                              |        |  |  |
| 5:3 1'b000 | 1'b000 | HDMI1.4b[2]HDMI2.0[3] $000 - 0 - dB$ $000 - 0 - dB$ $001 - 4.5 - dB$ $001 - 3 - dB$ $010 - 6.5 - dB$ $010 - 5 - dB$ $011 - 8.5 - dB$ $011 - 7.5 - dB$ $100 - 10.5 - dB$ $100 - 9.5 - dB$ $101 - 12 - dB$ $101 - 11 - dB$ $110 - 14 - dB$ $110 - 13 - dB$ $111 - 16.5 - dB$ $111 - 14.5 - dB$ | RW                                                                                                                                                                                               |        |  |  |
|            |        |                                                                                                                                                                                                                                                                                              | Clock Lane EQ - Sets fixed EQ values                                                                                                                                                             |        |  |  |
|            | 2:1    | 1'b00                                                                                                                                                                                                                                                                                        | HDMI1.4b[2]       HDMI2.0[3]         00 - 0-dB       00 - 0-dB         01 - 1.5-dB       01 - 1.5-dB         10 - 3-dB       10 - 3-dB         11 - RSVD       11 - 4.5-dB                       | RW     |  |  |
|            | 0      | 1'b0                                                                                                                                                                                                                                                                                         | 0 – Clock VOD is half the set value when TMDS_CLOCK_RATIO_STATUS<br>states in HDMI2.0 mode<br>1 – Disables TMDS_CLOCK_RATIO_STATUS control of the clock VOD so the<br>output swing is full swing | RW     |  |  |

## 表 9. Equalization Control Register

#### 9.5.4.2.5 EyeScan Control Register

| 表 10. EyeSc | an Control | Register |
|-------------|------------|----------|
|-------------|------------|----------|

| ADDRESS | BITS | DEFAULT | DESCRIPTION                                                                                                                                                                                                                                                                          | ACCESS |
|---------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
|         | 7:4  | 4'b0000 | PV_SYNC[3:0]. Pattern timing pulse. This field is updated for 8UI once every cycle of the PRBS generator. 1 bit per lane.                                                                                                                                                            | R      |
| 0Eh     | 3:0  | 4'b0000 | PV_LD[3:0]. Load pattern-verifier controls into RX lanes. When asserted high, the PV_TO, PV_SEL, PV_LEN, PV_CP20, and PV_CP values are enabled into the corresponding RX lane. These values are then latched and held when PV_LD[n] is subsequently de-asserted low. 1 bit per lane. | RWU    |
| 0Fh     | 7:4  | 4'b0000 | PV_FAIL[3:0]. Pattern verification mismatch detected. 1 bit per lane.                                                                                                                                                                                                                | RU     |
| UFN     | 3:0  | 4'b0000 | PV_TIP[3:0]. Pattern search/training in progress. 1 bit per lane.                                                                                                                                                                                                                    | RU     |
|         | 7    | 1'b0    | PV_CP20. Customer pattern length 20 or 16 bits.<br><b>0 - 16 bits</b><br>1 - 20 bits                                                                                                                                                                                                 | RW     |
|         | 6    | 1'b0    | Reserved                                                                                                                                                                                                                                                                             | R      |
| 10h     | 5:3  | 3'b000  | PV_LEN[2:0]. PRBS pattern length<br>000 - PRBS7<br>001 - PRBS11<br>010 - PRBS23<br>011 - PRBS31<br>100 - PRBS15<br>101 - PRBS15<br>110 - PRBS20<br>111 - PRBS20                                                                                                                      | RW     |
|         | 2:0  | 3'b000  | PV_SEL[24:0]. Pattern select control<br><b>000 – Disabled</b><br>001 – PRBS<br>010 – Clock<br>011 – Custom<br>1xx – Timing only mode with sync pulse spacing defined by PV_LEN                                                                                                       | RW     |
| 11h     | 7:0  | 'h00    | PV_CP[7:0]. Custom pattern data.                                                                                                                                                                                                                                                     | RW     |
| 12h     | 7:0  | 'h00    | PV_CP[15:8]. Custom pattern data.                                                                                                                                                                                                                                                    | RW     |



| 表 10. EyeScan | Control | Register | (接下页) |
|---------------|---------|----------|-------|
|---------------|---------|----------|-------|

| ADDRESS | BITS | DEFAULT  | DESCRIPTION                                                                                                                                                                                                                                                                                                                       | ACCESS |
|---------|------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| 13h     | 7:4  | 4'b0000  | Reserved                                                                                                                                                                                                                                                                                                                          | R      |
| 130     | 3:0  | 4'b0000  | PV_CP[19:16]. Custom pattern data. Used when PV_CP20 = 1'b1.                                                                                                                                                                                                                                                                      | RW     |
| 1.46    | 7:3  | 5'b00000 | Reserved                                                                                                                                                                                                                                                                                                                          | R      |
| 14h     | 2:0  | 3'b000   | PV_THR[2:0]. Pattern-verifier retain threshold.                                                                                                                                                                                                                                                                                   | RW     |
|         | 7    | 1'b0     | DESKEW_CMPLT: Indicates TMDS lane deskew has completed when<br>high                                                                                                                                                                                                                                                               | R      |
|         | 6:5  | 2'b00    | Reserved                                                                                                                                                                                                                                                                                                                          | R      |
| 15h     | 4    | 1'b0     | BERT_CLR. Clear BERT counter (on rising edge).                                                                                                                                                                                                                                                                                    | RSU    |
|         | 3    | 1'b0     | TST_INTQ_CLR. Clear latched interrupt flag.                                                                                                                                                                                                                                                                                       | RSU    |
|         | 2:0  | 3'b000   | TST_SEL[2:0]. Test interrupt source select.                                                                                                                                                                                                                                                                                       | RW     |
|         | 7:4  | 4'b0000  | PV_DP_EN[3:0]. Enabled datapath verified based on DP_TST_SEL, 1 bit per lane.                                                                                                                                                                                                                                                     | RW     |
|         | 3    | 1'b0     | Reserved                                                                                                                                                                                                                                                                                                                          | R      |
| 16h     | 2:0  | 3'b000   | DP_TST_SEL[2:0] Selects pattern reported by BERT_CNT[11:0],<br>TST_INT[0] and TST_INTQ[0]. PV_DP_EN is non-zero<br><b>000 – TMDS disparity or data errors</b><br>001 – FIFO errors<br>001 – FIFO overflow errors<br>011 – FIFO underflow errors<br>100 – TMDS deskew status<br>101 – Reserved<br>110 – Reserved<br>111 – Reserved | RW     |
| 476     | 7:4  | 4'b0000  | TST_INTQ[3:0]. Latched interrupt flag. 1 bit per lane                                                                                                                                                                                                                                                                             | RU     |
| 17h     | 3:0  | 4'b0000  | TST_INT[3:0]. Test interrupt flag. 1 bit per lane.                                                                                                                                                                                                                                                                                | RU     |
| 18h     | 7:0  | 'h00     | BERT_CNT[7:0]. BERT error count. Lane 0                                                                                                                                                                                                                                                                                           | RU     |
| 106     | 7:4  | 4'b0000  | Reserved                                                                                                                                                                                                                                                                                                                          | R      |
| 19h     | 3:0  | 4'b0000  | BERT_CNT[11:8]. BERT error count. Lane 0                                                                                                                                                                                                                                                                                          | RU     |
| 1Ah     | 7:0  | 'h00     | BERT_CNT[19:12]. BERT error count. Lane 1                                                                                                                                                                                                                                                                                         | RU     |
|         | 7:4  | 4'b0000  | Reserved                                                                                                                                                                                                                                                                                                                          | R      |
| 1Bh     | 3:0  | 4'b0000  | BERT_CNT[23:20]. BERT error count. Lane 1                                                                                                                                                                                                                                                                                         | RU     |
| 1Ch     | 7:0  | 'h00     | BERT_CNT[31:24]. BERT error count. Lane 2                                                                                                                                                                                                                                                                                         | RU     |
| (5)     | 7:4  | 4'b0000  | Reserved                                                                                                                                                                                                                                                                                                                          | R      |
| 1Dh     | 3:0  | 4'b0000  | BERT_CNT[35:32]. BERT error count. Lane 2                                                                                                                                                                                                                                                                                         | RU     |
| 1Eh     | 7:0  | 'h00     | BERT_CNT[19:12]. BERT error count. Lane 3                                                                                                                                                                                                                                                                                         | RU     |
|         | 7:4  | 4'b0000  | Reserved                                                                                                                                                                                                                                                                                                                          | R      |
| 1Fh     | 3:0  | 'h00     | BERT_CNT[23:20]. BERT error count. Lane 3                                                                                                                                                                                                                                                                                         | RU     |
|         | 7:4  | 4'b0000  | Reserved                                                                                                                                                                                                                                                                                                                          | R      |
|         | 3    | 1'b1     | AUX_TX_SR Slew Rate Control for AUX Output                                                                                                                                                                                                                                                                                        | RW     |
| 20h     | 2:0  | 3'b010   | AUX_SWING; Swing Control for AUX Output<br>000 - 270 mV<br>001 - 355 mV<br>010 - 450 mV<br>011 - 535 mV<br>100 - 625 mV<br>101 - 710 mV<br>110 - 800 mV<br>111 - Not allowed                                                                                                                                                      | RW     |



## **10** Application and Implementation

#### 注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

DP159 is designed to accept AC coupled HDMI input signals. The device provides signal conditioning and level shifting functions to drive a compliant HDMI source connector. DP159 can be used as an DP1.2 retimer, follow application note SLLA358 for required additional configuration. In many major PC or gaming platforms APU/GPU can provide AC coupled HDMI 2.0 signals, DP159 is suitable for such platforms.

#### **10.1** Application Information

The DP159 was defined to work in mainly in source applications such as gaming systems, Blu-Ray DVD player, desktop, notebook or VR. The following sections provide design consideration for various types of applications.

#### 10.1.1 Use Case of SNx5DP159

SNx5DP159 can be used on the motherboard and dongle applications. The following use case diagrams show the connection of AUX and DDC between source side and sink side. The control pin pull up and pull down resistors are shown from reference. If a high is needed only use the pull up. If a low is needed only use the pull down. If mid level is to be selected do not use either resistors and leave the pin floating/No connect. The 6.5-K $\Omega$  Vsadj resistor value shown is explained further in the compliance section, for the RSB package.

The DP159 was defined to work in mainly in source applications such as gaming systems, Blu-Ray DVD player, Desktop, Notebook or VR. The following sections provide design consideration for various types of applications.

图 30 shows the original connection of SNx5DP159 on motherboard through the DDC channel. The DDC DR default is 100-kHz and is capable to adjust to 400-kHz.



## Application Information (接下页)



图 30. Implementation for Motherboard 1

# SN65DP159, SN75DP159

ZHCSE15F-JULY 2015-REVISED MAY 2018



## Application Information (接下页)

In State 231 shows the connection for both DDC and AUX GPU connections with the SNx5DP159RGZ. Only one can be implemented at a time. Only the RGZ package supports the I<sup>2</sup>C-over-AUX implementation. The control pin pull up and pull down resistors are shown for reference. If a high is needed only use the pull up. If a low is needed only use the pull down. If mid level is to be selected do not use either resistors and leave the pin floating/No connect.



Copyright © 2016, Texas Instruments Incorporated

Note 1: For applications where the GPU or Sink does not support clock stretching the DDC lines from the GPU/DP TX should bypass the SCL\_SRC and SDA\_SRC but still connect to the SCL\_SNK and SDA\_SNK pins on the DP159. The SCL\_SRC and SDA\_SRC pins must be pulled to ground. Note that if the GPU/DP TX cannot support the 5V DDC lines from the connector, a level shifter is needed to step down the 5V signals to the voltage level the GPU/DP TX can support.

#### 图 31. Implementation for Motherboard 2



#### Application Information (接下页)





#### 10.1.2 DDC Pullup Resistors

注

This section is for information only and subject to change depending upon system implementation.

## Application Information (接下页)

The pullup resistor value is determined by two requirements:

A. The maximum sink current of the  $I^2C$  buffer:

The maximum sink current is 3-mA or slightly higher for an I<sup>2</sup>C driver supporting standard-mode I<sup>2</sup>C[4] operation.

$$R_{up(min)} = \frac{VCC}{Isink}$$

B. The maximum transition time on the bus:

The maximum transition time, T, of an I<sup>2</sup>C bus is set by an RC time constant, where R is the pullup resistor value, and C is the total load capacitance. The parameter, k, can be calculated from  $\Delta \vec{x}$  3 by solving for t, the times at which certain voltage thresholds are reached. Different input threshold combinations introduce different values of t.  $\underline{a}$  11 summarizes the possible values of k under different threshold combinations.

$$T = k \times RC$$

44

$$V(t) = VCC \times \left(1 - e^{\frac{-t}{RC}}\right)$$

#### 表 11. Value k Upon Different Input Threshold Voltages

| V <sub>th</sub> -\V <sub>th+</sub> | 0.7 V <sub>CC</sub> | 0.65 V <sub>CC</sub> | 0.6 V <sub>CC</sub> | 0.55 V <sub>CC</sub> | 0.5 V <sub>CC</sub> | 0.45 V <sub>CC</sub> | 0.4 V <sub>CC</sub> | 0.35 V <sub>CC</sub> | 0.3 V <sub>CC</sub> |
|------------------------------------|---------------------|----------------------|---------------------|----------------------|---------------------|----------------------|---------------------|----------------------|---------------------|
| 0.1 VCC                            | 1.0986              | 0.9445               | 0.8109              | 0.6931               | 0.5878              | 0.4925               | 0.4055              | 0.3254               | 0.2513              |
| 0.15 VCC                           | 1.0415              | 0.8873               | 0.7538              | 0.6360               | 0.5306              | 0.4353               | 0.3483              | 0.2683               | 0.1942              |
| 0.2 VCC                            | 0.9808              | 0.8267               | 0.6931              | 0.5754               | 0.4700              | 0.3747               | 0.2877              | 0.2076               | 0.1335              |
| 0.25 VCC                           | 0.9163              | 0.7621               | 0.6286              | 0.5108               | 0.4055              | 0.3102               | 0.2231              | 0.1431               | 0.0690              |
| 0.3 VCC                            | 0.8473              | 0.6931               | 0.5596              | 0.4418               | 0.3365              | 0.2412               | 0.1542              | 0.0741               |                     |

From  $\Delta \pm 1$ , R<sub>up(min)</sub> = 5.5-V / 3-mA = 1.83-kΩ to operate the bus under a 5-V pullup voltage and provide less than 3-mA when the l<sup>2</sup>C device is driving the bus to a low state. If a higher sink current, for example 4 mA, is allowed, R<sub>up(min)</sub> can be as low as 1.375-kΩ.

If DDC is working at a standard mode of 100-Kbps, the maximum transition time, T, is fixed, 1  $\mu$ s, and using the k values from  $\frac{1}{5}$  11, the recommended maximum total resistance of the pullup resistors on an I<sup>2</sup>C bus can be calculated for different system setups. If DDC is working in a fast mode of 400-kbps, the transition time should be set at 300 ns, according to I<sup>2</sup>C[4] specification.

To support the maximum load capacitance specified in the HDMI specification,  $C_{cable(max)} = 700$ -pF,  $C_{source} = 50$ -pF,  $C_i = 50$ -pF, and  $R_{(max)}$  can be calculated as shown in  $\frac{1}{5}$  12.

| V <sub>th-</sub> \V <sub>th+</sub> | 0.7 V <sub>CC</sub> | 0.65 V <sub>CC</sub> | 0.6 V <sub>CC</sub> | 0.55 V <sub>CC</sub> | 0.5 V <sub>CC</sub> | 0.45 V <sub>CC</sub> | 0.4 V <sub>CC</sub> | 0.35 V <sub>CC</sub> | 0.3 V <sub>CC</sub> | UNIT |
|------------------------------------|---------------------|----------------------|---------------------|----------------------|---------------------|----------------------|---------------------|----------------------|---------------------|------|
| 0.1 VCC                            | 1.14                | 1.32                 | 1.54                | 1.8                  | 2.13                | 2.54                 | 3.08                | 3.84                 | 4.97                | kΩ   |
| 0.15 VCC                           | 1.2                 | 1.41                 | 1.66                | 1.97                 | 2.36                | 2.87                 | 3.59                | 4.66                 | 6.44                | kΩ   |
| 0.2 VCC                            | 1.27                | 1.51                 | 1.8                 | 2.17                 | 2.66                | 3.34                 | 4.35                | 6.02                 | 9.36                | kΩ   |
| 0.25 VCC                           | 1.36                | 1.64                 | 1.99                | 2.45                 | 3.08                | 4.03                 | 5.6                 | 8.74                 | 18.12               | kΩ   |
| 0.3 VCC                            | 1.48                | 1.8                  | 2.23                | 2.83                 | 3.72                | 5.18                 | 8.11                | 16.87                | —                   | kΩ   |

#### 表 12. Pullup Resistor Upon Different Threshold Voltages and 800-pF Loads

To accommodate the 3-mA drive current specification, a narrower threshold voltage range is required to support a maximum 800-pF load capacitance for a standard-mode l<sup>2</sup>C bus.

(2)

(3)

(1)



## **10.2 Typical Application**



Copyright © 2016, Texas Instruments Incorporated



#### 10.2.1 Design Requirements

The SNx5DP159 can be designed into many types of applications. All applications have certain requirements for the system to work properly. Two voltage rails are required to support the lowest possible power consumption. The OE pin must have a 0.1- $\mu$ F capacitor to ground. This pin can be driven by a processor but the pin needs to change states after voltage rails have stabilized. Configure the device by using I<sup>2</sup>C. Pin strapping is provided as I<sup>2</sup>C is not available in all cases. Because sources may have different naming conventions, confirm the link between the source and the SNx5DP159 is correctly mapped. A swap function is provided for the input pins in case signaling is reversed between the source and the device. For the control pins the values provided below are when they are being controlled by a micro-controller. If this is not the case then using the 65-k $\Omega$  for a pull up for high, pulled down for low, and left floating for mid level.

| DESIGN PARAMETER                  | VALUE                                |
|-----------------------------------|--------------------------------------|
| V <sub>CC</sub>                   | 3.3 V                                |
| V <sub>DD</sub>                   | 1.1 V                                |
| Main link input voltage           | V <sub>ID</sub> = 75 mVpp to 1.2 Vpp |
| Control pin Low                   | 65-kΩ pulled to GND                  |
| Control pin Mid                   | No Connect                           |
| Control pin High                  | 65-kΩ pulled to 3.3-V                |
| Vsadj resistor                    | 7.06-kΩ                              |
| Main link AC decoupling capacitor | 75 to 200 nF, recommend 100 nF       |

#### 表 13. Design Parameters

#### 10.2.2 Detailed Design Procedure

The SNx5DP159 is a signal conditioner that provides AC coupling to DC coupling level shifting, to support Dual Mode DisplayPort-capable GPUs or GPUs with AC-coupled drive capability to support HDMI or DVI connectors and compliance. Signal conditioning is accomplished using receive equalization, retiming, and output driver configurability. The transmitter drives 2 to 3 inches of board trace and connector.

Designing in the SNx5DP159 requires the following:

- Determine the loss profile between the GPU and the HDMI/DVI connector.
- Based upon the loss profile and signal swing, determine the optimal location for the SNx5DP159, to pass electrical compliance.
- Use the typical application drawings in *Use Case of SNx5DP159* for information on using the AC coupling capacitors and control pin resistors.
- The DP159 has a receiver adaptive equalizer by default but can also be configured for fixed value equalization using the EQ\_SEL control pin.
- Set the VOD, pre-emphasis, termination, and edge rate levels to support compliance by using the appropriate Vsadj resistor value and by setting the PRE\_SEL, SLEW\_CTL, and TX\_TERM\_CTL control pins.
- Adding pre-emphasis will improve performance on bandwidth limited channels and make steeper transitions.
   V<sub>OD</sub> can be increased to compensate for DC losses and have a sheerer slope. SLEW\_CTL handle transition inclination. Making the transition sharper will improve skew performance.
- The thermal pad must be connected to ground.
- See the schematics in *Application Information* on recommended decouple capacitors from VCC pins to ground.



## 10.2.3 Application Curve



www.ti.com.cn



#### 10.3 System Example

#### 10.3.1 Compliance Testing

Compliance testing is very system design specific. Properly designing the system and configuring the DP159 can help pass transmitter compliance for the system. The following information is the starting point to help prepare for compliance test. As each system is different there are many features in the DP159 to help tune the circuit. These include  $V_{OD}$  adjust by changing the Vsadj resistor value or using I<sup>2</sup>C. Other knobs to turn are pre/de-emphasis and slew rate control. Passing both HDMI2.0 and HDMI1.4b compliance is easier to accomplish when using I<sup>2</sup>C as this provides more fine tuning capability.

#### For the SNx5DP159RGZ:

```
Pin Strapping
HDMI2.0 & HDMI1.4b
Vsadj Resistor = 7.06-kΩ
PRE_SEL = NC for 0-dB
TX_TERM_CTL = NC for Auto Select
SLEW_CTL = NC
```

I<sup>2</sup>C Control

HDMI2.0 & HDMI1.4b Vsadj Resistor = 7.06 k $\Omega$ PRE\_SEL = Reg0Ch[1:0] = 00 (labeled HDMI\_TWPST) TX\_TERM\_CTL =

- Reg0Bh[4:3] =  $00 \rightarrow No$  term; HDMI1.4b < 2Gbps (This may be best value for all HDMI1.4b)
- Reg0Bh[4:3] = 01  $\rightarrow$  150 to 300  $\Omega$ ; HDMI1.4b > 2Gbps
- Reg0Bh[4:3] =  $11 \rightarrow 75$  to  $150 \Omega$ ; HDMI2.0
- SLEW\_CTL = Reg0Bh[7:6] = 10

#### For the SNx5DP159RSB:

Pin Strapping

HDMI2.0 and HDMI1.4b Vsadj Resistor =  $6.5 \text{ k}\Omega$ PRE\_SEL = L for -2 dB TX\_TERM\_CTL = NC for Auto Select SLEW CTL = NC

#### I<sup>2</sup>C

HDMI2.0 Vsadj Resistor =  $6.5 \text{ k}\Omega$ PRE\_SEL = Reg0Ch[1:0] = 01 (labeled HDMI\_TWPST) TX\_TERM\_CTL = Reg0Bh[4:3] = 11 SLEW\_CTL = Reg0Bh[7:6] = 10

## HDMI1.4b

Vsadj Resistor = 6.5 kΩ VSWING\_DATA & VSWING\_CLK to -7% = Reg0Ch[7:2] = 111111 PRE\_SEL = Reg0Ch[1:0] = 00: (Labeled HDMI\_TWPST) TX\_TERM\_CTL: Reg0Bh[4:3] • <2 Gbps = 00 for no termination (This may be best value for all HDMI1.4b)

• >2 Gbps and < 3.4 Gbps = 01 for 150 to 300  $\Omega$ 

```
SLEW_CTL = Reg0Bh[7:6] = 10
```

## 11 Power Supply Recommendations

#### **11.1 Power Management**

To minimize the power consumption of customer application, SNx5DP159 uses dual power supply.  $V_{CC}$  is 3.3-V with 10% range to support the I/O voltage. The  $V_{DD}$  is 1.00-V to 1.27-V range to supply the internal digital control circuit. v operates in two different working states. See  $\underline{k}$  14 for conditions for each mode. When OE is deasserted and then reasserted the device will rest to its default configurations. If different configurations were programmed using I<sup>2</sup>C then the device will have to be reprogrammed.

- Power-down mode:
  - OE = Low puts the device into its lowest power state by shutting down all function blocks
    - When OE is re-asserted the transitions from  $L \rightarrow H$  will create a reset and if the device is programmed through I<sup>2</sup>C it will have to be reprogrammed.
    - OE = High, HPD\_SNK = Low
    - Writing a 1 to register 09h[3]
  - Normal operation: Working in redriver or retimer
- When HPD asserts, the device CDR and output will enable based on the signal detector circuit result
- HPD\_SRC = HPD\_SNK in all conditions. The HPD channel operational when V<sub>CC</sub> over 3-V.

注

When the SNx5DP159 is put into a power down state using the OE pin the I<sup>2</sup>C registers are cleared. The TMDS\_CLOCK\_RATIO\_STATUS bit will be cleared in all power down states. If cleared and HDMI2.0 resolutions are to be supported, the SNx5DP159 expects the source to write a 1 to this bit location. If this does not happen the PLL will not be set properly and no video may be evident.

| INPUTS <sup>(1</sup> | )  |                      | STATUS  |           |                    |                   |          |                           |                                                       |  |
|----------------------|----|----------------------|---------|-----------|--------------------|-------------------|----------|---------------------------|-------------------------------------------------------|--|
| HPD_SNK              | OE | Mode of<br>Operation | HPD_SRC | IN_Dx     | SDA_CTL<br>SCL_CTL | OUT_Dx<br>OUT_CLK | DDC      | AUX_SRC±<br>(48 PIN ONLY) | MODE                                                  |  |
| н                    | L  | х                    | н       | High-Z    | Disabled           | High-Z            | Disabled | Disable                   | Power-down<br>mode                                    |  |
| L                    | н  | х                    | L       | High-Z    | Active             | High-Z            | Disabled | Disable                   | Power-down<br>mode                                    |  |
| н                    | н  | Х                    | н       | High-Z    | Active             | High-Z            | Disabled | Disable                   | Power-down<br>mode when a one<br>is written to 09h[3] |  |
| н                    | н  | Redriver             | н       | RX active | Active             | TX active         | Active   | Active                    | Normal operation                                      |  |
| Н                    | н  | Retimer              | н       | RX active | Active             | TX active         | Active   | Active                    | Normal operation                                      |  |

#### 表 14. Control Logic and Mode of Operation

(1) L = LOW, H = HIGH

TMDS output termination control impacts the operating power.

表 15. Control Logic and Mode of Operation

| INPUTS <sup>(1)</sup> |    | STATUS            |         |           |                    |                   |          |                                                       |
|-----------------------|----|-------------------|---------|-----------|--------------------|-------------------|----------|-------------------------------------------------------|
| HPD_SNK               | OE | Mode of Operation | HPD_SRC | IN_Dx     | SDA_CTL<br>SCL_CTL | OUT_Dx<br>OUT_CLK | DDC      | MODE                                                  |
| н                     | L  | х                 | Н       | High-Z    | Disabled           | High-Z            | Disabled | Power-down mode                                       |
| L                     | н  | х                 | L       | High-Z    | Active             | High-Z            | Disabled | Power-down mode                                       |
| н                     | н  | х                 | н       | High-Z    | Active             | High-Z            | Disabled | Power-down mode<br>when a one is written<br>to 09h[3] |
| н                     | н  | Redriver          | Н       | RX active | Active             | TX active         | Active   | Normal operation                                      |
| н                     | н  | Retimer           | н       | RX active | Active             | TX active         | Active   | Normal operation                                      |

(1) L = LOW, H = HIGH





TMDS output termination control impacts the operating power.

## 12 Layout

## 12.1 Layout Guidelines

TI recommends to use at a minimum a four layer stack up to accomplish a low-EMI PCB design. TI recommends six layers because the SNx5DP159 is a two voltage rail device.

- Routing the high-speed input DisplayPort traces and TMDS output traces on the top layer avoids the use of vias (and their discontinuities) and allows for clean interconnects from the HDMI connectors to the repeater inputs and from the repeater output to the subsequent receiver circuit. It is important to match the electrical length of these high speed traces to minimize both inter-pair and intra-pair skew.
- Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow.
- Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance.
- Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links usually have margin to tolerate discontinuities such as vias.
- If an additional supply voltage plane or signal layer is needed, add a second power / ground plane system to the stack to keep it symmetrical. This makes the stack mechanically stable and prevents it from warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the highfrequency bypass capacitance significantly.
- The control pin pullup and pulldown resistors are shown in application section for reference. If a high is needed only use the pull up. If a low is needed only use the pull down. If mid level is to be selected do not use either resistors and leave the pin floating/No connect.



图 35. Recommended 4- or 6-Layer Stack for a Receiver PCB Design

#### SN65DP159, SN75DP159

ZHCSE15F-JULY 2015-REVISED MAY 2018



www.ti.com.cn

#### 12.2 Layout Examples



图 36. Layout Example for the DP159RSB



## Layout Examples (接下页)



图 37. Layout Example for the DP159RGZ

#### **12.3 Thermal Considerations**

On a high-K board: TI recommends to solder the PowerPAD<sup>™</sup> onto the thermal land. A thermal land is the area of solder-tinned-copper underneath the PowerPAD package. On a high-K board, the SNx5DP159 device can operate over the full temperature range by soldering the PowerPAD onto the thermal land without vias.

On a low-K board: For the device to operate across the temperature range on a low-K board, a 1-oz Cu trace connecting the GND pins to the thermal land must be used. A simulation shows  $R_{\theta JA} = 100.84$ °C/W allowing 545-mW power dissipation at 70°C ambient temperature.

A general PCB design guide for PowerPAD packages is provided in *PowerPAD Thermally Enhanced Package*, SLMA002.

SN65DP159, SN75DP159

ZHCSE15F-JULY 2015-REVISED MAY 2018

## 13 器件和文档支持

#### 13.1 相关链接

下表列出了快速访问链接。类别包括技术文档、支持与社区资源、工具和软件,以及申请样片或购买产品的快速链接。

| 器件        | 产品文件夹 | 样片与购买 | 技术文档  | 工具与软件 | 支持和社区 |  |  |  |  |  |
|-----------|-------|-------|-------|-------|-------|--|--|--|--|--|
| SN65DP159 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |  |  |  |  |  |
| SN75DP159 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |  |  |  |  |  |

#### 表 16. 相关链接

#### 13.2 文档支持

#### 13.2.1 相关文档

本节标识的文档均在本数据表中引用。为简化文本,数据表中的大多数参考文献均使用方括号 [文档标签] 标识的文本,而不使用完整的文档标题。

- (1) [双模] VESA DisplayPort 双模标准版本 1.1, 2013 年 2 月 8 日
- (2) [HDMI1.4b] 高清多媒体接口规范版本 1.4b, 2011 年 10 月
- (3) [HDMI2.0] 高清多媒体接口规范版本 2.0a, 2015 年 3 月
- (4) [I<sup>2</sup>C] I<sup>2</sup>C 总线规范版本 2.1, 2000 年 1 月
- (5) [HDMI1.4b CTS] 高清多媒体接口 CTS 版本 1.4b, 2011 年 10 月
- (6) [HDMI2.0 CTS] 高清多媒体接口 CTS 版本 2.0k, 2015 年 6 月

#### 13.3 接收文档更新通知

要接收文档更新通知,请导航至 TI.com.cn 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 13.4 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范, 并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。

TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。

#### 设计支持 **71 参考设计支持** 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。

#### 13.5 商标

PowerPAD, E2E are trademarks of Texas Instruments. Blu-Ray is a trademark of Blu-ray Disc Accociation.

#### 13.6 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

#### 13.7 术语表

SLYZ022 — TI 术语表。

这份术语表列出并解释术语、缩写和定义。

## 14 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此产品说明书的浏览器版本,请查看左侧的导航栏。

#### 重要声明和免责声明

Ⅱ 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任:(1)针对您的应用选择合适的TI产品;(2)设计、 验证并测试您的应用;(3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用 所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权 许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI所提供产品均受TI的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2018 德州仪器半导体技术(上海)有限公司



## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | -       | Pins | Package |              | Lead finish/  | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|--------------|---------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)          | Ball material | (3)                 |              | (4/5)          |         |
| SN65DP159RGZR    | ACTIVE | VQFN         | RGZ     | 48   | 2500    | RoHS & Green | NIPDAU        | Level-3-260C-168 HR | -40 to 85    | DP159          | Samples |
| SN65DP159RGZT    | ACTIVE | VQFN         | RGZ     | 48   | 250     | RoHS & Green | NIPDAU        | Level-3-260C-168 HR | -40 to 85    | DP159          | Samples |
| SN65DP159RSBR    | ACTIVE | WQFN         | RSB     | 40   | 3000    | RoHS & Green | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | DP159          | Samples |
| SN65DP159RSBT    | ACTIVE | WQFN         | RSB     | 40   | 250     | RoHS & Green | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | DP159          | Samples |
| SN75DP159RGZR    | ACTIVE | VQFN         | RGZ     | 48   | 2500    | RoHS & Green | NIPDAU        | Level-3-260C-168 HR | 0 to 85      | 75DP159        | Samples |
| SN75DP159RGZT    | ACTIVE | VQFN         | RGZ     | 48   | 250     | RoHS & Green | NIPDAU        | Level-3-260C-168 HR | 0 to 85      | 75DP159        | Samples |
| SN75DP159RSBR    | ACTIVE | WQFN         | RSB     | 40   | 3000    | RoHS & Green | NIPDAU        | Level-2-260C-1 YEAR | 0 to 85      | 75DP159        | Samples |
| SN75DP159RSBT    | ACTIVE | WQFN         | RSB     | 40   | 250     | RoHS & Green | NIPDAU        | Level-2-260C-1 YEAR | 0 to 85      | 75DP159        | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



www.ti.com

10-Dec-2020

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN65DP159RGZR               | VQFN            | RGZ                | 48 | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.1        | 12.0       | 16.0      | Q2               |
| SN65DP159RGZT               | VQFN            | RGZ                | 48 | 250  | 180.0                    | 16.4                     | 7.3        | 7.3        | 1.1        | 12.0       | 16.0      | Q2               |
| SN65DP159RSBR               | WQFN            | RSB                | 40 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| SN65DP159RSBT               | WQFN            | RSB                | 40 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| SN75DP159RGZR               | VQFN            | RGZ                | 48 | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.1        | 12.0       | 16.0      | Q2               |
| SN75DP159RGZT               | VQFN            | RGZ                | 48 | 250  | 180.0                    | 16.4                     | 7.3        | 7.3        | 1.1        | 12.0       | 16.0      | Q2               |
| SN75DP159RSBR               | WQFN            | RSB                | 40 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| SN75DP159RSBT               | WQFN            | RSB                | 40 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |

Texas Instruments

www.ti.com

# PACKAGE MATERIALS INFORMATION

12-Jul-2018



| *All dimensions are nominal |              |                 |      |      |             |            |             |
|-----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN65DP159RGZR               | VQFN         | RGZ             | 48   | 2500 | 367.0       | 367.0      | 38.0        |
| SN65DP159RGZT               | VQFN         | RGZ             | 48   | 250  | 210.0       | 185.0      | 35.0        |
| SN65DP159RSBR               | WQFN         | RSB             | 40   | 3000 | 367.0       | 367.0      | 35.0        |
| SN65DP159RSBT               | WQFN         | RSB             | 40   | 250  | 210.0       | 185.0      | 35.0        |
| SN75DP159RGZR               | VQFN         | RGZ             | 48   | 2500 | 367.0       | 367.0      | 38.0        |
| SN75DP159RGZT               | VQFN         | RGZ             | 48   | 250  | 210.0       | 185.0      | 35.0        |
| SN75DP159RSBR               | WQFN         | RSB             | 40   | 3000 | 367.0       | 367.0      | 35.0        |
| SN75DP159RSBT               | WQFN         | RSB             | 40   | 250  | 210.0       | 185.0      | 35.0        |

# **RGZ 48**

7 x 7, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

# VQFN - 1 mm max height

PLASTIC QUADFLAT PACK- NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **RGZ0048B**



# **PACKAGE OUTLINE**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RGZ0048B**

# **EXAMPLE BOARD LAYOUT**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

 Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RGZ0048B**

# **EXAMPLE STENCIL DESIGN**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# **RSB 40**

5 x 5 mm, 0.4 mm pitch

# **GENERIC PACKAGE VIEW**

# WQFN - 0.8 mm max height PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



4207182/D

# **RSB0040E**



# **PACKAGE OUTLINE**

# WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RSB0040E**

# **EXAMPLE BOARD LAYOUT**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RSB0040E**

# **EXAMPLE STENCIL DESIGN**

# WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要声明和免责声明

Ⅱ 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任:(1)针对您的应用选择合适的TI产品;(2)设计、 验证并测试您的应用;(3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用 所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权 许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI所提供产品均受TI的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司