TLIN2441-Q1 ZHCSJ75 - DECEMBER 2018 # TLIN2441-Q1 汽车本地互联网络 (LIN) 收发器(含集成电压稳压器和看门 狗) #### 1 特性 - AEC Q100: 符合汽车类 应用标准 - 器件温度等级 1: -40°C 至 125°C T<sub>A</sub> - 符合本地互联网络 (LIN) 物理层规范 ISO/DIS 17987-4.2,并符合适用于 LIN 的 SAEJ2602 推荐 实践要求 - 支持 12V 应用 和 24V 应用 - 可以由引脚或 SPI 配置的集成式看门狗监控器 - 宽泛的工作范围 - 5.5V 至 36V 电源电压 - ±58V LIN 总线故障保护 - 支持 3.3V (TLIN24413-Q1) 或 5V (TLIN24415-Q1) 的 LDO 输出 - 睡眠模式:超低电流 消耗支持以下类型的唤醒事件: - LIN 总线唤醒 - 通过 EN 引脚的本地唤醒 - 通过 WAKE 引脚的本地唤醒 - 上电/下电无毛刺脉冲运行 - 保护特性: - ESD 保护 - V<sub>SUP</sub> 欠压保护 - TXD 显性超时 (DTO) 保护 - 热关断保护 - 系统级未驱动节点或接地断开故障保护 - V<sub>CC</sub> 电源,在 85°C 时为 70mA、24V<sub>SUP</sub> - 采用 无引线 VSON (14) 封装,具有改进的自动光 学检查 (AOI) 功能 #### 简化电路原理图, SPI 模式 #### 2 应用 - 车身电子装置和照明 - 混合动力、电动和动力传动系统 - 信息娱乐系统与仪表组 - 电器 #### 3 说明 TLIN2441-Q1 是一款本地互联网络 (LIN) 物理层收发器,具有集成的低压降电压稳压器、唤醒和保护 功能,符合 LIN 2.0、LIN 2.1、LIN 2.2、LIN 2.2A以及 ISO/DIS 17987-4.2 标准。TLIN2441-Q1 集成了一个基于窗口或超时的看门狗监控器,它可以由引脚或 SPI 配置和控制。TLIN2441-Q1 看门狗由引脚捆绑或 SPI 控制,具体情况取决于引脚 9 在加电时的状态。 LIN 是一根单线制双向总线,通常用于低速车载网络,数据传输速率高达 20kbps。LIN 接收器支持数据传输速率高达 100kbps 的下线编程应用。TLIN2441-Q1 使用一个可降低电磁辐射 (EME) 的限流波形整形驱动器将 TXD 输入上的 LIN 协议数据流转化为 LIN 总线信号。接收器将数据流转化为逻辑电平信号,此信号通过开漏 RXD 引脚发送到微处理器。 #### 器件信息(1) | | BB 11 1B 10 | | |-------------|-------------|-----------------| | 器件型号 | 封装 | 封装尺寸 (标称值) | | TLIN2441-Q1 | VSON (14) | 3.00mm x 4.50mm | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。 #### 简化电路原理图, 引脚模式 ## 目录 | 1 | 特性1 | | 9.2 Functional Block Diagram | <u>2</u> 4 | |---|-----------------------------------------------------|----|--------------------------------|------------| | 2 | 应用 1 | | 9.3 Feature Description | 25 | | 3 | 说明1 | | 9.4 Device Functional Modes | 30 | | 4 | 修订历史记录 2 | | 9.5 Programming | 35 | | 5 | 说明(续) | | 9.6 Registers | 38 | | 6 | Pin Configuration and Functions | 10 | Application and Implementation | 41 | | - | | | 10.1 Application Information | 41 | | 7 | Specifications | | 10.2 Typical Application | 41 | | | 7.1 ABSOLUTE MAXIMUM RATINGS 5 | 11 | Power Supply Recommendations | | | | 7.2 ESD RATINGS | 12 | Layout | | | | 7.3 ESD RATINGS, IEC SPECIFICATION | | 12.1 Layout Guidelines | | | | 7.4 RECOMMENDED OPERATING CONDITIONS 6 | | 12.2 Layout Example | | | | 7.5 THERMAL INFORMATION | 13 | 器件和文档支持 | | | | 7.6 POWER SUPPLY CHARACTERISTICS | | 13.1 文档支持 | | | | 7.7 ELECTRICAL CHARACTERISTICS | | 13.2 接收文档更新通知 | | | | 7.8 AC SWITCHING CHARACTERISTICS | | 13.3 社区资源 | | | _ | 7.9 Typical Characteristics | | 13.4 商标 | | | 8 | Parameter Measurement Information | | 13.5 静电放电警告 | | | | 8.1 Test Circuit: Diagrams, Waveforms and Tables 13 | | 13.6 术语表 | | | 9 | Detailed Description 23 | 14 | 机械、封装和可订购信息 | | | | 9.1 Overview | 14 | 小小伙,对女仆的以为自心 | 48 | ## 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 | 日期 | 修订版本 | 说明 | |----------|------|--------| | 2018年12月 | * | 初始发行版。 | 5 说明 (续) www.ti.com.cn 睡眠模式可实现超低电流消耗,该模式允许通过 LIN 总线或引脚实现唤醒。LIN 总线有两种状态:显性状态(电压接近接地)和隐性状态(电压接近电池)。在受支配状态下,LIN 总线被内部上拉电阻器 (45k $\Omega$ ) 和串联二极管拉高,所以没有为从属应用准备外部上拉组件 应用中运行。主控 应用 需要一个外部上拉电阻器 (1k $\Omega$ ) 加上一个串联二极管(根据 LIN 规范)。 ## 6 Pin Configuration and Functions #### **Pin Functions** | | PIN | TYPE | DESCRIPTION | | | |----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NO. NAME | | TIPE | DESCRIPTION | | | | 1 | V <sub>SUP</sub> | HV Supply In | Device supply voltage (connected to battery in series with external reverse blocking diode) | | | | 2 | LIMP | HV O | Used for LIMP home, watchdog event causes this pin to switch $V_{\text{SUP}}$ | | | | | | Enable Input when in Pin Mode/Processor Interrupt when in SPI Mode (open drain) - when EN - Enable input - Setting pin high place device into normal mode and setting low is sleep mode | | | | | 4 | GND, PAD | GND | Ground | | | | 5 | LIN | HV I/O | LIN bus single-wire transmitter and receiver | | | | 6 | WDT/CLK | DΙ | Programmable watchdog window set input (3 levels)/SPI Clock input | | | | 7 | nWDR/SDO | DO | Watchdog output trigger when in Pin Mode / SPI Slave Data Output when in SPI Mode | | | | 8 | WDI/SDI | DI | Watchdog timer trigger input active on both rising and falling edges when in Pin Mode (Must be driven at all times) /SPI Slave Data Input when in SPI Mode | | | | 9 | PIN/nCS | DI | Watchdog Configuration Control Set at Power Up. When tied to GND at power up device is in Pin Mode. When High or in Z-State device is in SPI Mode and this pin becomes Chip Select | | | | 10 | RXD | DO | RXD output (open-drain) interface reporting state of LIN bus voltage | | | | 11 | TXD | DΙ | TXD input interface to control state of LIN output | | | | 12 | nRST/nWDR | DO | Reset output (active low)/Watchdog output trigger if programmed in SPI Mode (active low) | | | | 13 | WAKE | HV I | High Voltage Local wake up pin active Low | | | | 14 | V <sub>CC</sub> | Supply Out | Output voltage from integrated voltage regulator | | | ## 7 Specifications www.ti.com.cn #### 7.1 ABSOLUTE MAXIMUM RATINGS over operating T<sub>A</sub> temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | |---------------------------------------|---------------------------------------|------|-------------------------------------------------|------| | V <sub>SUP</sub> | Supply voltage range (ISO/DIS 17987) | -0.3 | 58 | V | | V <sub>LIN</sub> | LIN Bus input voltage (ISO/DIS 17987) | -58 | 58 | V | | V <sub>CC50</sub> | Regulated 5 V Output Supply | -0.3 | 6 | V | | V <sub>CC33</sub> | Regulated 3.3 V Output Supply | -0.3 | 4.5 | V | | V <sub>WAKE</sub> | WAKE pin input voltage range | -0.3 | 58 | V | | V <sub>LIMP</sub> | LIMP pin output voltage range | -0.3 | 58 and V <sub>O</sub><br>≤V <sub>SUP</sub> +0.3 | V | | $V_{nRST}$ | Reset output voltage | -0.3 | $V_{CC} + 0.3$ | V | | V <sub>LOGIC_INPUT</sub> | Logic input voltage | -0.3 | 6 | V | | V <sub>LOGIC_OUTPUT</sub> | Logic output voltage | -0.3 | 6 | V | | lvcc | V <sub>CC</sub> supply current | | 300 | mA | | Io | Digital pin output current | | 8 | mA | | I <sub>O(nRST)</sub> | Reset output current | -5 | 5 | mA | | T <sub>A</sub> | Ambient temperature | -40 | 125 | °C | | T <sub>J</sub> | Junction temperature | -55 | 150 | °C | | Storage temperature, T <sub>stg</sub> | Storage temperature range | -65 | 165 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 7.2 ESD RATINGS | | | | | VALUE | UNIT | |--------------------|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|----------|-------|------| | | Electrostatic discharge AEC Q10 Human b 002 <sup>(1)</sup> Charged | Human body model (HBM) classification level H2, $V_{SUP}$ , LIN, and WAKE, per AEC Q100-002 <sup>(1)</sup> | | ±8000 | | | V <sub>(ESD)</sub> | | Human body model (HBM) classification level 3A, all other pins, per AEC Q100- $002^{(1)}$ | | ±4000 | V | | | | Charged device model (CDM) classification level C5, per AEC Q100-011 | All pins | ±750 | | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. #### 7.3 ESD RATINGS, IEC SPECIFICATION | | | | VALUE | UNIT | | |--------------------|-----------------------------------------------------------------------------------------------|------------------------------------------------------|--------|------|--| | | Electrostatic discharge <sup>(1)</sup> , LIN, V <sub>SUP</sub> terminal to GND <sup>(2)</sup> | IEC 61000-4-2 contact discharge | ±8000 | V | | | V | | IEC 61000-4-2 air-gap discharge | ±15000 | V | | | V <sub>(ESD)</sub> | Powered electrostatic discharge SAEJ2962-1 <sup>(3)</sup> | SAEJ2962-1 contact discharge | ±8000 | V | | | | | SAEJ2962-1 air discharge | ±15000 | V | | | | ISO7637-2 and IEC 62215-3 Transients according to IBEE LIN EMC test spec <sup>(4)</sup> | Pulse 1 | -450 | V | | | Transient | | Pulse 2a | 75 | | | | Hansieni | | Pulse 3a | -225 | V | | | | | Pulse 3b | 225 | | | | Transient | ISO7637 Slow Transients Pulse | SAEJ2962-1 <sup>(5)</sup> test spec and IBEE Zwickau | 85 | V | | <sup>(1)</sup> IEC 61000-4-2 is a system-level ESD test. Results given here are specific to the IBEE LIN EMC Test specification conditions. Different system-level configurations may lead to different results (2) Testing performed at 3rd party IBEE Zwickau test house, test report available upon request. (3) SAEJ2962-1 Testing performed at 3rd party US3 approved EMC test facility, test report available upon request. <sup>(4)</sup> ISO7637 is a system-level transient test. Results given here are specific to the IBEE LIN EMC Test specification conditions. Different system-level configurations may lead to different results. <sup>(5)</sup> ISO7637 is a system-level transient test. Results given here are specific to the SAEJ2962-1 Test specification conditions. Different system-level configurations may lead to different results #### 7.4 RECOMMENDED OPERATING CONDITIONS over operating T<sub>A</sub> temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |----------------------|----------------------------------------------------------|-------|---------|------| | V <sub>SUP</sub> | Supply voltage | 5.5 | 36 | V | | V <sub>LIN</sub> | LIN bus input voltage | 0 | 36 | V | | V <sub>LOGIC5</sub> | Logic pin voltage | 0 | 5.25 | V | | V <sub>LOGIC33</sub> | Logic pin voltage | 0 | 3.465 | V | | I <sub>OH(DO)</sub> | Digital terminal HIGH level output current | -2 | | mA | | I <sub>OL(DO)</sub> | Digital terminal LOW level output current | | 2 | mA | | I <sub>O(LIMP)</sub> | LIMP output current | | 1 | mA | | C <sub>(VSUP)</sub> | V <sub>SUP</sub> supply capacitance | 100 | | nF | | C <sub>(VCC)</sub> | V <sub>CC</sub> supply capacitance; 500 μA to full load | 1 | | μF | | C <sub>(VCC)</sub> | V <sub>CC</sub> supply capacitance; no load to full load | 10 | | μF | | ESR <sub>CO</sub> | Output ESR capacitance requirements | 0.001 | 2 | Ω | | Δt/ΔV | Input transition rise and fall rate (WDI, WDT, WDR) | | 100 | ns/V | | T <sub>J</sub> | Operating junction temperature range | -40 | 150 | °C | #### 7.5 THERMAL INFORMATION | | | TLIN2441x | | |-----------------------|----------------------------------------------|-----------|------| | | THERMAL METRIC | DMT | UNIT | | | | 14 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 35.5 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 35.3 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 11.8 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.5 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 11.8 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2.0 | °C/W | #### 7.6 POWER SUPPLY CHARACTERISTICS | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----|-----|------| | SUPPLY VOLT | TAGE AND CURRENT | | 5.5 45<br>ss y 5.5 36 | | | | | V <sub>SUP</sub> | Operational supply voltage (ISO/DIS 17987 Param 10,53) | Device is operational beyond the LIN defined nominal supply voltage range See 图 7 and 图 8 | 5.5 | | 45 | V | | $V_{SUP}$ | Nominal supply voltage (ISO/DIS 17987 Param 10, 53): | Normal and Standby Modes Normal Mode: Ramp VSUP while LIN signal is a 10 kHz square wave with 50 % duty cycle and 18 V swing. See 图 7 and 图 8 | 5.5 | | 36 | V | | | | Sleep Mode | 5.5 | | 36 | V | | $UV_{SUPR}$ | Under voltage V <sub>SUP</sub> threshold | Ramp Up | | 3.5 | 4.2 | V | | UV <sub>SUPF</sub> | Under voltage V <sub>SUP</sub> threshold | Ramp Down | 1.8 | 2.1 | 2.5 | V | | U <sub>VHYS</sub> | Delta hysteresis voltage for V <sub>SUP</sub> under voltage threshold | | | 1.5 | | V | | I <sub>SUP</sub> | Transceiver and LDO supply current | Transceiver normal mode dominant plus LDO output; where LDO load current is 70 mA | - | | 80 | mA | | | Supply autropt transcapings poly | Normal Mode: EN = $V_{CC}$ , bus dominant: total bus load where $R_{LIN} \ge 500 \Omega$ and $C_{LIN} \le 10 \text{ nF}$ | | 1.2 | 7.5 | mA | | ISUPTRXDOM | Supply current transceiver only | Standby Mode: EN = 0 V, bus dominant: total bus load where $R_{LIN} \ge 500 \Omega$ and $C_{LIN} \le 10 \text{ nF}$ | | 1 | 2.1 | mA | ## **POWER SUPPLY CHARACTERISTICS (continued)** Over operating T<sub>A</sub> temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | | | Normal Mode: $EN = V_{CC}$ ,<br>Bus recessive: $LIN = V_{SUP}$ , | | 450 | 775 | μΑ | | VCC AVCC(AVSUP) AVCC(AVSUPL) VDROP UVCC5R UVCC3R UVCC33F OVC5F OVC5F OVC633R OVC633F ICCOUT ICCOUTL PSRR TSDR TSDF | | Standby Mode: EN = 0 V, LIN = recessive = V <sub>SUP</sub> | | 20 | 40 | | | GOI TIVALEG | | Added Standby Mode current through the RXD pull-up resistor with a value of 100 k $\Omega$ : EN = 0 V, LIN = recessive = VSUP, RXD = GND <sup>(1)</sup> | | | 55 | μΑ | | 1 | Sleep mode supply current transceiver | $5.5 \text{ V} < \text{V}_{\text{SUP}} \le 24 \text{ V}, \text{LIN} = \text{V}_{\text{SUP}}, \\ \text{WAKE} = \text{V}_{\text{SUP}}, \text{EN} = 0 \text{ V}, \text{TXD and} \\ \text{RXD floating}$ | | 12 | 20 | μA | | SUPTRXSLP | only | $24 \text{ V} < \text{V}_{\text{SUP}} \le 36 \text{ V}, \text{LIN} = \text{V}_{\text{SUP}},$ WAKE = $\text{V}_{\text{SUP}}$ , EN = 0 V, TXD and RXD floating | | 18 | 27 | μΑ | | REGULATED O | UTPUT V <sub>CC</sub> | | · | | | | | $V_{CC}$ | Regulated output | $V_{SUP}$ = 5.5 to 36 V, $I_{CC}$ = 1 to 70 mA | -2% | | 2% | | | $\Delta V_{CC(\Delta VSUP)}$ | Line regulation | $V_{SUP}$ = 5.5 to 36 V, $\Delta V_{CC}$ , $I_{CC}$ = 10 mA | · | | 50 | mV | | $\Delta V_{CC(\Delta VSUPL)}$ | Load regulation | $I_{CC}$ = 1 to 70 mA, $V_{SUP}$ = 28 V, $\Delta V_{CC}$ | · | | 50 | mV | | $V_{DROP}$ | Dropout voltage | 3.3 V and 5 V version, $V_{SUP} - V_{CC}$ , $I_{CC}$ = 70 mA; $-$ 40 °C $\leq$ T <sub>J</sub> $\leq$ 105 °C | | 300 | 600 | mV | | UV <sub>CC5R</sub> | Under voltage 5 V V <sub>CC</sub> threshold | Ramp Up | | 4.7 | 4.9 | V | | UV <sub>CC5F</sub> | Under voltage 5 V V <sub>CC</sub> threshold | Ramp Down | 4.1 | 4.45 | | V | | UV <sub>CC33R</sub> | Under voltage 3.3 V V <sub>CC</sub> threshold | Ramp Up | | 2.9 | 3.1 | V | | UV <sub>CC33F</sub> | Under voltage 3.3 V V <sub>CC</sub> threshold | Ramp Down | 2.5 | 2.75 | | V | | OV <sub>CC5R</sub> | Over voltage 5 V VCC threshold | Ramp Up | | 5.6 | 6.0 | V | | OV <sub>CC5F</sub> | Over voltage 5 V VCC threshold | Ramp Down | 5.28 | 5.5 | | V | | OV <sub>CC33R</sub> | Over voltage 3.3 V VCC threshold | Ramp Up | · | 3.79 | 3.98 | V | | OV <sub>CC33F</sub> | Over voltage 3.3 V VCC threshold | Ramp Down | 3.58 | 3.73 | | V | | Іссоит | Output current | $V_{CC}$ in regulation with 24 V $V_{SUP}$ ; $T_A = 85^{\circ}C$ | 0 | | 70 | mA | | I <sub>CCOUTL</sub> | Output current limit | V <sub>CC</sub> short to ground | · | | 275 | mA | | PSRR | Power supply rejection ripple rejection | $V_{RIP}$ = 0.5 $V_{PP}$ , Load = 10 mA, $f$ = 100 Hz, CO = 10 $\mu$ F, $V_{SUP}$ = 12 V and temperature = 27 °C | | 60 | | dB | | T <sub>SDR</sub> | Thermal shutdown temperature | Internal junction temperature; rising | 165 | | | °C | | T <sub>SDF</sub> | Thermal shutdown temperature | Internal junction temperature; falling | | | 150 | °C | | T <sub>SDHYS</sub> | Thermal shutdown hysteresis | V <sub>SUP</sub> = 12 V and temperature = 27 °C | | 10 | | °C | <sup>(1)</sup> RXD pin is an open drain output. In standby mode RXD is pulled low which has the device pulling current through $V_{SUP}$ through the pull-up resistor to $V_{CC}$ . The value of the pull-up resistor impacts the standby mode current. A 10 k $\Omega$ resistor value can add as much at 500 $\mu$ A of current. #### 7.7 ELECTRICAL CHARACTERISTICS | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | | |-----------------|--------------------------------------|-------------------------------------------------------------------------|------|-----|-----|----------|--|--|--|--| | RXD OU | TPUT TERMINAL (OPEN DRAIN) | | · | | | | | | | | | V <sub>OL</sub> | Output low voltage | Based upon a 2 k $\Omega$ to 10 k $\Omega$ external pull-up to $V_{CC}$ | | | 0.2 | $V_{CC}$ | | | | | | I <sub>OL</sub> | Low level output current, open drain | LIN = 0 V, RXD = 0.4 V | 1.5 | | | mA | | | | | | $I_{LKG}$ | Leakage current, high-level | $LIN = V_{SUP}, RXD = V_{CC}$ | -5 | 0 | 5 | μΑ | | | | | | TXD INP | TXD INPUT TERMINAL | | | | | | | | | | | $V_{IL}$ | Low level input voltage | | -0.3 | | 0.8 | V | | | | | ## **ELECTRICAL CHARACTERISTICS (continued)** | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|----------------------|-----|--------------------|------------------| | V <sub>IH</sub> | High level input voltage | | 2 | | 5.5 | V | | I <sub>IH</sub> | High level input leakage current | TXD = high | <b>-</b> 5 | 0 | 5 | μA | | R <sub>TXD</sub> | Internal pull-up resistor value | | 125 | 350 | 800 | kΩ | | | L (REFERENCED TO V <sub>SUP</sub> ) | 1 | | | | | | V <sub>OH</sub> | HIGH level output voltage | LIN recessive, TXD = high, $I_O$ = 0 mA, $V_{SUP}$ = 5.5 V to 45 V | 0.85 | | | V <sub>SUP</sub> | | V <sub>OL</sub> | LOW level output voltage | LIN dominant, TXD = low, V <sub>SUP</sub> = 5.5 V to 45 V | | | 0.2 | $V_{SUP}$ | | V <sub>SUP_NON_OP</sub> | V <sub>SUP</sub> where impact of recessive LIN bus < 5% (ISO/DIS 17987 Param 11, 54/56) | TXD & RXD open V <sub>LIN</sub> = 5.5 V to 58 V | -0.3 | | 58 | V | | I <sub>BUS_LIM</sub> | Limiting current (ISO/DIS 17987 Param 57) | TXD = 0 V, $V_{LIN}$ = 45 V, $R_{MEAS}$ = 440 $\Omega$ , $V_{SUP}$ = 45 V, $V_{BUSdom}$ < 4.518 V; 🔀 12 | 40 | 120 | 200 | mA | | I BUS_PAS_dom | Receiver leakage current, dominant (ISO/DIS 17987 Param 58) | V <sub>LIN</sub> = 0 V, V <sub>SUP</sub> = 24 V Driver off/recessive; ☑ 13 | -1 | | | mA | | I BUS_PAS_rec1 | Receiver leakage current, recessive (ISO/DIS 17987 Param 59) | $V_{LIN} \ge V_{SUP}$ , 5.5 V $\le V_{SUP} \le 45$ V Driver off; $\ \ \ \ \ \ \ \ \ \ \ \ \ $ | | | 20 | μΑ | | I BUS_PAS_rec2 | Receiver leakage current, recessive (ISO/DIS 17987 Param 59) | V <sub>LIN</sub> = V <sub>SUP</sub> , Driver off; 图 14 | -5 | | 5 | μΑ | | I <sub>BUS_NO_GND</sub> | Leakage current, loss of ground (ISO/DIS 17987 Param 60) | GND = $V_{SUP}$ , $V_{SUP}$ = 24 V, 0 ≤ $V_{LIN}$ ≤ 36 V; $₹$ 15 | -1 | | 1 | mA | | I <sub>BUS_NO_BAT</sub> | Leakage current, loss of supply (ISO/DIS 17987 Param 61) | 0 V ≤ V <sub>LIN</sub> ≤ 36 V, V <sub>SUP</sub> = GND; 图 16 | | | 5 | μΑ | | $V_{BUSdom}$ | Low level input voltage (ISO/DIS 17987 Param 62) | LIN dominant (including LIN dominant for wake up); 图 9,图 14 | | | 0.4 | $V_{\text{SUP}}$ | | V <sub>BUSrec</sub> | High level input voltage (ISO/DIS 17987 Param 63) | LIN recessive; 图 9,图 14 | 0.6 | | | $V_{\text{SUP}}$ | | V <sub>BUS_CNT</sub> | Receiver center threshold (ISO/DIS 17987 Param 64) | V <sub>BUS_CNT</sub> = (V <sub>IL</sub> + V <sub>IH</sub> )/2; 图 9, 图 14 | 0.475 | 0.5 | 0.525 | $V_{SUP}$ | | V <sub>HYS</sub> | Hysteresis voltage (ISO/DIS 17987 Param 65) | V <sub>HYS</sub> = (V <sub>IL</sub> - V <sub>IH</sub> ); 图 9,图 14 | | | 0.175 | $V_{SUP}$ | | V <sub>SERIAL_DIODE</sub> | Serial diode LIN term pull-up path (ISO/DIS 17987 Param 21, 66) | By design and characterization | 0.4 | 0.7 | 1.0 | V | | R <sub>SLAVE</sub> | Pull-up resistor to V <sub>SUP</sub> (ISO/DIS 17987 Param 26, 71) | Normal and Standby modes | 20 | 45 | 60 | kΩ | | I <sub>RSLEEP</sub> | Pull-up current source to V <sub>SUP</sub> | Sleep mode, V <sub>SUP</sub> = 24 V, LIN = GND | -20 | | -2 | μΑ | | C <sub>LIN,PIN</sub> | Capacitance of the LIN pin | By design and characterization | | | 45 | pF | | EN INPUT TEI | RMINAL | | | | | | | $V_{IH}$ | High level input voltage | | 2 | | 5.5 | V | | V <sub>IL</sub> | Low level input voltage | | 0 | | 0.8 | V | | V <sub>HYS</sub> | Hysteresis voltage | By design and characterization | 30 | | 500 | mV | | I <sub>IL</sub> | Low level input current | EN = Low | -5 | 0 | 5 | μA | | R <sub>EN</sub> | Internal pull-down resistor | | 125 | 350 | 800 | kΩ | | LIMP OUTPUT | TERMINAL (HIGH VOLTAGE OPEN DRAI | N OUTPUT) | | | | | | $\Delta V_{H}$ | $\begin{array}{ll} \mbox{High level voltage drop LIMP with respect} \\ \mbox{to $V_{SUP}$} \end{array}$ | I <sub>LIMP</sub> = - 0.5 mA | | 0.5 | 1 | V | | I <sub>LKG(LIMP)</sub> | Leakage current | LIMP = 0 V, Sleep Mode | -0.5 | | 0.5 | μΑ | | WAKE INPUT | TERMINAL | | | | | | | V <sub>IH</sub> | High-level input voltage | Selective Wake-up or Standby Mode, WAKE pin enabled | V <sub>SUP</sub> – 2 | | | V | | V <sub>IL</sub> | Low-level input voltage | Selective Wake-up or Standby Mode, WAKE pin enabled | | | V <sub>SUP</sub> – | V | ## **ELECTRICAL CHARACTERISTICS (continued)** | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|------------------------------------------------------------------------------------------------|------------------------------------------------------------------|-------------|-----|------|-----------------| | I <sub>IH</sub> | High-level input leakage current | WAKE = V <sub>SUP</sub> - 1 V | -25 | -15 | | μΑ | | I <sub>IL</sub> | Ligh-level input leakage current | WAKE = 1 V | | 15 | 25 | μΑ | | t <sub>WAKE</sub> | WAKE hold time | Wake up time from a wake edge on WAKE; Standby or Sleep mode | 5 | | 50 | μs | | WDI, SDI, S | SCK, nCS INPUT TERMINAL | | | | | | | $V_{IH}$ | High-level input voltage | | 2.19 | | | V | | $V_{IL}$ | Low-level input voltage | | <u> </u> | | 8.0 | V | | I <sub>IH</sub> | High-level input leakage current | Inputs = V <sub>CC</sub> | -1 | | 1 | μΑ | | I <sub>IL</sub> | Low-level input leakage current | Inputs = 0 V, V <sub>CC</sub> = Active | -50 | | -5 | μΑ | | C <sub>IN</sub> | Input Capacitance | 4 MHz | <u> </u> | 10 | 15 | pF | | I <sub>LKG(OFF)</sub> | Unpowered leakage current | Inputs = 5.25/3.465 V, V <sub>CC</sub> = V <sub>SUP</sub> = 0 V | -1 | | 1 | μΑ | | WDT INPU | T TERMINAL | | | | | | | V <sub>IH</sub> | High-level input voltage | Inputs = V <sub>CC</sub> | 0.8 | | | V <sub>CC</sub> | | V <sub>IL</sub> | Low-level input voltage | Inputs = V <sub>CC</sub> | | | 0.2 | V <sub>CC</sub> | | $V_{\text{IM(WDT)}}$ | WDT Mid-level input voltage <sup>(1)</sup> | Inputs = V <sub>CC</sub> | 0.4 | 0.5 | 0.6 | V <sub>CC</sub> | | I <sub>IH</sub> | High-level input leakage current | Inputs = V <sub>CC</sub> | 2.5 | | 25 | μΑ | | I <sub>IL</sub> | Low-level input leakage current | Inputs = 0 V, V <sub>CC</sub> = Active | -25 | | -2.5 | μΑ | | I <sub>LKG(OFF)</sub> | Unpowered leakage current | Inputs = 5.25/3.465 V, V <sub>CC</sub> = V <sub>SUP</sub> = 0 V | -1 | | 1 | μA | | SDO OUTP | PUT TERMINAL | 1 | | | | | | V <sub>OH</sub> | High level output voltage | I <sub>O</sub> = 2 mA, V <sub>CC</sub> = Active | 0.8 | | | V <sub>CC</sub> | | V <sub>OL</sub> | Low level output voltage | I <sub>O</sub> = 2 mA, V <sub>CC</sub> = Active | | | 0.2 | V <sub>CC</sub> | | I <sub>LKG(OFF)</sub> | Unpowered leakage current | Outputs = 5.25/3.465 V, V <sub>CC</sub> = V <sub>SUP</sub> = 0 V | -1 | | 1 | μΑ | | nRST, nWI | OR (SPI Mode) TERMINAL (OPEN DRAIN OUT | PUT) | · | | | | | I <sub>LKG</sub> | Leakage current, high-level | LIN = V <sub>SUP</sub> , nRST = V <sub>CC</sub> | -5 | | 5 | μA | | V <sub>OL</sub> | Low-level output voltage | Based upon external pull up to V <sub>CC</sub> | | | 0.2 | $V_{CC}$ | | I <sub>OL</sub> | Low-level output current, open drain | LIN = 0 V, nRST = 0.4 V | 1.5 | | | mA | | nINT, nWD | R (Pin Mode) TERMINAL (OPEN DRAIN OUTF | PUT) | · | | | | | V <sub>OL</sub> | Low-level output voltage | | | | 0.2 | V <sub>CC</sub> | | l <sub>OL</sub> | Low-level output current, open drain | LIN = 0 V, nINT = 0.4 V | 1.5 | | | mΑ | | $I_{LKG}$ | Leakage current, high-level | $LIN = V_{SUP}$ , $nINT = V_{CC}$ | -5 | | 5 | μΑ | | WDI, WDT | TIMING and SWITCHING CHARACTERISTIC ( | $RL = 1 M\Omega$ , $CL = 50 pF$ and $T_A = -40 ^{\circ}C$ to | 125°C) | | | | | t <sub>W</sub> | WDI pulse width; see 图 25 | Filter time to avoid false input | 30 | | | μs | | t <sub>d</sub> | nWDR pulse width delay time that sets the lower window boundry starting point; see <a>§ 25</a> | Time from nWDR low to high | 2 | 4 | 6 | ms | | | 11 20 | WDT = GND | 32 | 40 | 48 | ms | | t <sub>WINDOW</sub> | Closed Window + Open Window; See | WDT = V <sub>CC</sub> | 480 | 600 | 720 | ms | | -MAINOOM | 图 25 | WDT = Floating | 4.8 | 6 | 7.2 | S | | | | WDT = GND | 16 | 20 | 24 | ms | | twdout | Watchdog timeout window (Open | $WDT = V_{CC}$ | 240 | 300 | 360 | ms | | WDOU1 | Window); See 图 25 | WDT = Floating | 2.4 | 3 | 3.6 | S | | t <sub>PHL</sub> | Propagation delay time high to low level output (V <sub>CC</sub> to nWDR delay) | $V_{CC}$ = Active | ۷.4 | 40 | 65 | μs | | | ELE CHARACTERISTICS | | <del></del> | | | | <sup>(1)</sup> This is the measured voltage at the WDT pin when left floating. The WDT pin should be connected directly to $V_{CC}$ , GND or left floating. ## TEXAS INSTRUMENTS ## **ELECTRICAL CHARACTERISTICS (continued)** over operating T<sub>A</sub> temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|------| | D1 <sub>12V</sub> | Duty Cycle 1 (ISO/DIS 17987 Param 27) | $TH_{REC(MAX)} = 0.744 \text{ x V}_{SUP},$ $TH_{DOM(MAX)} = 0.581 \text{ x V}_{SUP},$ $V_{SUP} = 5.5 \text{ V to } 18 \text{ V, } t_{BIT} = 50 \text{ μs } (20 \text{ kbps}),$ $D1 = t_{BUS\_rec(min)}/(2 \text{ x } t_{BIT})$ (See $\ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ $ | 0.396 | | | | | D2 <sub>12V</sub> | Duty Cycle 2 (ISO/DIS 17987 Param 28) | $ \begin{array}{l} TH_{REC(MIN)} = 0.422 \text{ x V}_{SUP}, \\ TH_{DOM(MIN)} = 0.284 \text{ x V}_{SUP}, \text{ V}_{SUP} = 5.5 \\ \text{V to } 18 \text{ V}, \\ t_{BIT} = 50 \text{ µs } (20 \text{ kbps}), \text{ D2} = \\ t_{BUS\_rec(MAX)}/(2 \text{ x } t_{BIT}) \text{ (See } \$ 17, \$ 18) \\ \end{array} $ | | | 0.581 | | | D3 <sub>12V</sub> | Duty Cycle 3 (ISO/DIS 17987 Param 29) | $\begin{array}{l} TH_{REC(MAX)} = 0.778 \text{ x V}_{SUP}, \\ TH_{DOM(MAX)} = 0.616 \text{ x V}_{SUP}, \\ V_{SUP} = 5.5 \text{ V to } 18 \text{ V, } t_{BIT} = 96 \mu\text{s} \\ (10.4 \text{ kbps}), \\ D3 = t_{BUS\_rec(min)}/(2 \text{ x } t_{BIT}) \text{ (See } \blacksquare 17, \\ \blacksquare 18) \end{array}$ | 0.417 | | | | | D4 <sub>12V</sub> | Duty Cycle 4 (ISO/DIS 17987 Param 30) | TH <sub>REC(MIN)</sub> = 0.389 x V <sub>SUP</sub> ,<br>TH <sub>DOM(MIN)</sub> = 0.251 x V <sub>SUP</sub> ,<br>V <sub>SUP</sub> = 5.5 V to 18 V, t <sub>BIT</sub> = 96 μs<br>(10.4 kbps),<br>D4 = t <sub>BUS_rec(MAX)</sub> /(2 x t <sub>BIT</sub> ) (See $\ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ $ | | | 0.59 | | | D1 <sub>24V</sub> | Duty Cycle 1 (ISO/DIS 17987 Param 72) | $\begin{array}{l} TH_{REC(MAX)} = 0.710 \text{ x } V_{SUP}, \\ TH_{DOM(MAX)} = 0.554 \text{ x } V_{SUP}, V_{SUP} = 15 \\ V \text{ to 36 V, } t_{BIT} = 50 \mu\text{s, D1} = \\ t_{BUS\_rec(MIN)}/(2 \text{ x } tBIT) \text{ (See } \$ \text{ 19, } \$ \\ 20 \end{array}$ | 0.330 | | | | | D2 <sub>24V</sub> | Duty Cycle 2 (ISO/DIS 17987 Param 73) | $TH_{REC(MIN)} = 0.446 \text{ x V}_{SUP}, TH_{DOM(MIN)} = 0.302 \text{ x V}_{SUP}, V_{SUP} = 15.6 \text{ V to } 36 \text{ V}, t_{BIT} = 50 \text{ μs, } D2 = t_{BUS\_rec(MAX)}/(2 \text{ x tBIT) (See } 19, 20)$ | | | 0.642 | | | D3 <sub>24V</sub> | Duty Cycle 3 (ISO/DIS 17987 Param 74) | TH <sub>REC(MAX)</sub> = 0.744 x V <sub>SUP</sub> ,<br>TH <sub>DOM(MAX)</sub> = 0.581 x V <sub>SUP</sub> , V <sub>SUP</sub> = 5.5 V to 36 V, t <sub>BIT</sub> = 96 μs, D3 = t <sub>BUS_rec(min)/(2 x tBIT)</sub> (See 图 19, 图 20) | 0.386 | | | | | D4 <sub>24V</sub> | Duty Cycle 4 (ISO/DIS 17987 Param 75) | TH <sub>REC(MIN)</sub> = 0.442 x V <sub>SUP</sub> , TH <sub>DOM(MIN)</sub> = 0.284 x V <sub>SUP</sub> , V <sub>SUP</sub> = 5.5 V to 36 V, $t_{BIT}$ = 96 µs, D4 = $t_{BUS\_rec(MAX)}$ /(2 x $t_{BIT}$ ) (See 图 19, 图 20) | | | 0.591 | | #### 7.8 AC SWITCHING CHARACTERISTICS | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | DEVICE S | WITCHING CHARACTERISTICS | | | | | | | t <sub>rx_pdr</sub><br>t <sub>rx_pdf</sub> | Receiver rising/falling propagation delay time (ISO/DIS 17987 Param 31,76) | RRXD = 2.4 kΩ, CRXD = 20 pF (See 图 19, 图 20) | | | 6 | μs | | t <sub>rs_sym</sub> | Symmetry of receiver propagation delay time Receiver rising propagation delay time (ISO/DIS 17987 Param 32, 77) | Rising edge with respect to falling edge, $(t_{rx\_sym} = t_{rx\_pdf} - t_{rx\_pdr})$ , $R_{RXD} = 2.4 \text{ k}\Omega$ , $C_{RXD} = 20 \text{ pF}$ (图 19, 图 20) | -2 | | 2 | μs | | t <sub>LINBUS</sub> | LIN wakeup time (minimum dominant time on LIN bus for wakeup) | See 图 23, 图 30, and 图 31 | 25 | 100 | 150 | μs | | t <sub>CLEAR</sub> | Time to clear false wakeup prevention logic if LIN bus had a bus stuck dominant fault (recessive time on LIN bus to clear bus stuck dominant fault) | See 图 31 | 10 | | 60 | μs | | t <sub>DST</sub> | Dominant state time out | | 20 | 45 | 80 | ms | ## AC SWITCHING CHARACTERISTICS (continued) over operating $T_{\text{A}}$ temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP MA | X UNIT | |--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------|--------| | | Mode change delay time | Time to change from normal mode to sleep mode through EN pin: See 图 21 | | 1 | 5 µs | | t <sub>MODE_CHANGE</sub> | Mode change delay time sleep mode to normal mode | Time to change from sleep mode to normal mode through EN pin and not due to a wake event; RXD pulled up to $V_{CC}$ : See $\blacksquare$ 21 | | 80 | 0 µs | | t <sub>NOMINT</sub> | Normal mode initialization time | Time for normal mode to initialize and data on RXD pin to be valid, includes t <sub>MODE_CHANGE</sub> for standby mode to normal mode See 图 21 | | 4 | 5 µs | | t <sub>INACT_FS</sub> | Timer for inactivity coming out of sleep<br>mode and when coming out of failsafe<br>mode to determine if caused event has<br>been cleared | | 250 | | ms | | t <sub>PWR</sub> | Power up time | Upon power up time it takes for valid data on RXD | | 1. | 5 ms | | SPI SWITCHII | NG CHARACTERISTICS | | | | | | $f_{SCK}$ | SCK, SPI clock frequency | | | | 5 MHz | | t <sub>SCK</sub> | SCK, SPI clock period | See 图 24 | 200 | | ns | | t <sub>RSCK</sub> | SCK rise time | See 图 24 | | 4 | 0 ns | | t <sub>FSCK</sub> | SCK fall time | See 图 24 | | 4 | 0 ns | | t <sub>SCKH</sub> | SCK, SPI clock high | See 图 24 | 80 | | ns | | t <sub>SCKL</sub> | SCK, SPI clock low | See 图 24 | 80 | | ns | | t <sub>ACC</sub> | First read access time from chip select | See 图 24 | 50 | | ns | | t <sub>CSS</sub> | Chip select setup time | See 图 24 | 100 | | ns | | t <sub>CSH</sub> | Chip select hold time | See 图 24 | 100 | | ns | | t <sub>CSD</sub> | Chip select disable time | See 图 24 | 500 | | ns | | t <sub>SISU</sub> | Data in setup time | See 图 24 | 30 | | ns | | t <sub>SIH</sub> | Data in hold time | See 图 24 | 40 | | ns | | t <sub>SOV</sub> | Data out valid | See 图 24 | · | 8 | 0 ns | | t <sub>RSO</sub> | SO rise time | See 图 24 | | 4 | 0 ns | | t <sub>FSO</sub> | SO fall time | See 图 24 | · | 4 | 0 ns | #### TEXAS INSTRUMENTS #### 7.9 Typical Characteristics ## 8 Parameter Measurement Information 图 7. Test System: Operating Voltage Range with RX and TX Access 图 8. RX Response: Operating Voltage Range 图 9. LIN Bus Input Signal 图 10. LIN Receiver Test with RX access 图 11. V<sub>SUP NON OP</sub> Test Circuit 图 12. Test Circuit for I<sub>BUS\_LIM</sub> at Dominant State (Driver on) 图 13. Test Circuit for $I_{BUS\_PAS\_dom}$ ; TXD = Recessive State $V_{BUS}$ = 0 V 图 14. Test Circuit for I<sub>BUS\_PAS\_rec</sub> 图 15. Test Circuit for $I_{BUS\_NO\_GND}$ Loss of GND 图 16. Test Circuit for $I_{BUS\_NO\_BAT}$ Loss of Battery 图 17. Test Circuit Slope Control and Duty Cycle 图 18. Definition of Bus Timing 图 19. Propagation Delay Test Circuit www.ti.com.cn ZHCSJ75-DECEMBER 2018 ## Test Circuit: Diagrams, Waveforms and Tables (接下页) Copyright © 2017, Texas Instruments Incorporated #### 图 20. Propagation Delay 图 21. Mode Transitions 图 22. Wakeup Through EN 图 23. Wakeup through LIN 图 24. SPI AC Characteristic for Read and Write ## TEXAS INSTRUMENTS 图 25. Watchdog Window Timing Diagram ZHCSJ75 - DECEMBER 2018 www.ti.com.cn #### **Detailed Description** #### 9.1 Overview The TLIN2441-Q1 LIN transceiver is a Local Interconnect Network (LIN) physical layer transceiver, compliant to LIN 2.0, LIN 2.1, LIN 2.2, LIN 2.2A and ISO/DIS 17987–4.2 with integrated wake-up and protection features. The LIN bus is a single-wire, bi-directional bus that typically is used in low speed in-vehicle networks with data rates that range up to 20 kbps. The device LIN receiver works up to 100 kbps supporting in-line programming. The device converts the LIN protocol data stream on the TXD input into a LIN bus signal using a current-limited wave-shaping driver which reduces electromagnetic emissions (EME). The receiver converts the data stream to logic level signals that are sent to the microprocessor through the open-drain RXD pin. The LIN bus has two states; dominant state (voltage near ground) and recessive state (voltage near battery). In the recessive state, the LIN bus is pulled high by the internal pull-up resistor (45 k $\Omega$ ) and a series diode. Ultra-low current consumption is possible using the sleep mode. TheTLIN2441-Q1 provides three methods to wake up from sleep mode: EN pin, WAKE pin and LIN bus. The device integrates a low dropout voltage regulator with a wide input from V<sub>SUP</sub> providing 5 V ±2% or 3.3 V ±2% with up to 70 mA of current depending upon system implementation. The TLIN2441-Q1 integrates a window based watchdog supervisor which has a programmable delay and window ratio determined by pin strapping or SPI communication. The device watchdog is controlled by pin configuration or SPI depending upon the state of pin 9 at power up. At power up, if pin 9 is externally pulled to ground, the device is configured for pin control of the device. If pin 9 is connected to the nCS pin of the processors and not driven at power up, the internal pull up configures the device for 3.3 V SPI control. If the processor uses 5 V IO a 500k $\Omega$ pull up resistor to $V_{CC}$ is used for the 5 V version of the device. This allows the 5 V version of the device to work with both 3.3 V SPI or 5 V SPI. SPI communication is used for device configuration. In pin configuration nRST is asserted high when V<sub>CC</sub> increases above UV<sub>CC</sub> and stays high as long as $V_{CC}$ is above this threshold. When the watchdog is controlled by the device pins, the state of the WDT pin determines the window time. WDI is used as the watchdog input trigger which is expected in the open window. If a watchdog event takes place, the nWDR pin goes low to reset the processors. When using SPI writing FFh to register 15h, WD TRIG, during the open window restarts the watchdog timer. The supervised processor must trigger the WDI pin or WD\_TRIG register within the defined window. When using SPI, the nRST pin becomes the watchdog event output trigger for the processor. The watchdog timer does not start until after the first input trigger on WDI or the WD TRIG register. ## 9.2 Functional Block Diagram 图 26. Transceiver plus VREG Functional Block Diagram #### Functional Block Diagram (接下页) 图 27. Input and Output High Level Functional Block Diagram #### 9.3 Feature Description #### 9.3.1 LIN (Local Interconnect Network) Bus This high voltage input or output pin is a single wire LIN bus transmitter and receiver. The LIN pin can survive transient voltages up to 58 V. Reverse currents from the LIN to supply $(V_{SUP})$ are minimized with blocking diodes, even in the event of a ground shift or loss of supply $(V_{SUP})$ . #### 9.3.1.1 LIN Transmitter Characteristics The transmitter meets thresholds and AC parameters according to the LIN specification. The transmitter is a low side transistor with internal current limitation and thermal shutdown. During a thermal shutdown condition, the transmitter is disabled to protect the device. There is an internal pull-up resistor with a serial diode structure to $V_{SUP}$ , so no external pull-up components are required for the LIN slave mode applications. An external pull-up resistor and series diode to $V_{SUP}$ must be added when the device is used for a master node application. #### 9.3.1.2 LIN Receiver Characteristics The receiver's characteristic thresholds are ratio-metric with the device supply pin according to the LIN specification. #### Feature Description (接下页) The receiver is capable of receiving higher data rates (> 100 kbps) than supported by LIN or SAEJ2602 specifications. This allows the TLIN2441-Q1 to be used for high speed downloads at the end-of-line production or other applications. The actual data rate achievable depends on system time constants (bus capacitance and pull-up resistance) and driver characteristics used in the system. #### 9.3.1.2.1 Termination There is an internal pull-up resistor with a serial diode structure to $V_{SUP}$ , so no external pull-up components are required for the LIN slave mode applications. An external pull-up resistor (1 k $\Omega$ ) and a series diode to $V_{SUP}$ must be added when the device is used for master node applications as per the LIN specification. Shows a Master Node configuration and how the voltage levels are defined 图 28. Master Node Configuration with Voltage Levels #### 9.3.2 TXD (Transmit Input and Output) TXD is the interface to the node processors's LIN protocol controller that is used to control the state of the LIN output. When TXD is low, the LIN output is dominant (near ground). When TXD is high, the LIN output is recessive (near $V_{SUP}$ ). See $\ 28$ . The TXD input structure is compatible with processors with 3.3 V and 5 $V_{I}$ and $V_{O}$ . TXD has an internal pull-up resistor. The LIN bus is protected from being stuck dominant through a system failure driving TXD low through the dominant state timer-out timer. #### 9.3.3 RXD (Receive Output) RXD is the interface to the processors's LIN protocol controller or SCI and UART, which reports the state of the LIN bus voltage. LIN recessive (near $V_{SUP}$ ) is represented by a high level on the RXD and LIN dominant (near ground) is represented by a low level on the RXD pin. The RXD output structure is an open-drain output stage. This allows the device to be used with 3.3 V and 5 $V_{I/O}$ processors. If the processors RXD pin does not have an integrated pull-up, an external pull-up resistor to the processors I and O supply voltage is required. In standby mode, the RXD pin is driven low to indicate a wake up request from the LIN bus. #### 9.3.4 WAKE (High Voltage Local Wake Up Input) WAKE pin is used for a high voltage device local wake up (LWU). This function is explained further in docato-extra-info-title Local Wake Up (LWU) via WAKE Terminal, see Local Wake Up (LWU) via WAKE Terminal section. The pin is both rising and falling edge trigger, meaning it recognizes a LWU on either edge of WAKE pin transition. www.ti.com.cn ZHCSJ75 – DECEMBER 2018 #### Feature Description (接下页) #### 9.3.5 WDT/CLK (Pin Programmable Watchdog Delay Input/SPI Clock) When PIN/nCS is connected to ground at power up, this pin becomes the pin programmable watchdog delay input. This pin sets the upper boundary of the window watchdog. It can be connected to $V_{CC}$ , GND or left floating. When connected directly to $V_{CC}$ or GND or left open, the window frame will take on one of three value ranges: GND – 32 ms to 48 ms, VCC – 480 ms to 720 ms or left open – 4.8 s to 7.2 s. The closed versus open windows are based upon 50%/50%. When PIN/nCS is connected to a high-Z output pin from a processor this pin becomes the SPI input clock. #### 9.3.6 WDI/SDI (Watchdog Timer Input/SPI Serial Data In) When PIN/nCS is connected to ground at power up, this pin becomes the watchdog timer input trigger. This resets the timer with either a positive or negative transition from the processor. A filter time of $t_W$ is used to avoid false triggers. When PIN/nCS is connected to a high-Z output pin from a processor, this pin becomes the SPI serial data input pin for programming the device and providing a trigger event for the watchdog same as the WDI. #### 9.3.7 PIN/nCS (Pin Watchdog Select/SPI Chip Select) This pin determines if the TLIN2441-Q1 watchdog is programmed by pin strapping or by SPI. At power up, the device monitors this pin and determine which method is to be used. When tied to GND, the device is pin programmable, and when connected to a high-Z processor I/O pin, the device is set up to support SPI. In SPI mode if the LDO is being used to power up other circuitry than the processor a mismatch can take place if using the 5 V version of the device and the processor supports 3.3 V. All I/O in the device are set up to work with a 3.3 V processor but if the 5 V LDO is being used for the processor requiring the I/O to be 5 V then an external resistor pulled up to VCC. This will make the I/O 5 V. 注 The behavior of the microprocessor used must be understood if connecting to this pin to control whether the device is to be pin controlled or SPI controlled. There is an internal pull-up that will set the device in SPI control mode. If the processor pin drives low during power up, the device is in pin control mode. To specify pin control mode place and external pull-down resister to ground. 图 29. PIN/nCS Configuration #### 9.3.8 LIMP (LIMP Home output – High Voltage Open Drain Output) This pin is connected to external circuitry for a limp home mode if the watchdog has timed out causing a reset. For the Limp pin to be turned off, the watchdog error counter must reach zero from correct input triggers in both pin control and SPI control modes. In SPI control Mode, other options can be selected in reg'h0B[4:3]. This feature can be disabled in SPI mode by setting reg'h0B[5] = 1. The only two modes that the LIMP pin changes state are in normal and failsafe modes. When in normal mode the LIMP pin is off unless there is a watchdog failure event that triggers it on. If programmed by SPI any event that trigger the failsafe mode will also turn on the LIMP pin. ## TEXAS INSTRUMENTS #### Feature Description (接下页) #### 9.3.9 nWDR/SDO (Watchdog Timeout Reset Output/SPI Serial Data Out) When PIN/nCS is connected to ground at power up, this pin becomes the watchdog timeout reset output pin. When the watchdog times out, this pin goes low for time of $t_d$ and then release back to $V_{CC}$ . When PIN/nCS is connected to a high-Z output pin from a processor, this pin becomes the SPI serial data output pin. #### 9.3.10 V<sub>SUP</sub> (Supply Voltage) #### 9.3.11 GND (Ground) GND is the device ground connection. The device can operate with a ground shift as long as the ground shift does not reduce the $V_{SUP}$ below the minimum operating voltage. If there is a loss of ground at the ECU level, the device has extremely low leakage from the LIN pin, which does not load the bus down. This is optimal for LIN systems in which some of the nodes are unpowered (ignition supplied) while the rest of the network remains powered (battery supplied). #### 9.3.12 EN/nINT (Enable Input/Interrupt Output in SPI Mode) When PIN/nCS is connected to ground at power up, this pin becomes the transceiver enable control. EN controls the operational modes of the device. When EN is high, the device is in normal operating mode allowing a transmission path from TXD to LIN and from LIN to RXD. When EN is low, the device is put into sleep mode and there are no transmission paths available. The device can enter normal mode only after wake up. EN has an internal pull-down resistor to ensure the device remains in low power mode even if EN floats. When PIN/nCS is connected to a high-Z output pin from a processor, this pin becomes processor interrupt output pin in SPI communication mode. When the TLIN2441-Q1 requires the attention of the processor, this pin is pulled low. #### 9.3.13 nRST/nWDR (Reset Output/Watchdog Timeout Reset Output) The nRST pin serves as a $V_{CC}$ monitor for under voltage events in Pin Control Mode and is the default function for SPI mode. This pin is internally pulled up to $V_{CC}$ . When used a nRST and an under voltage event takes place, the signal is pulled low. The signal returns to $V_{CC}$ value once the voltage on $V_{CC}$ exceeds the under voltage threshold. If a thermal shutdown event takes place, the signal is pulled to ground. When the device is configured by SPI, the pin can be programmed to become the watchdog output trigger to reset the processor. When the watchdog times out, this signal is pulled low for time of $t_d$ and then released back to $V_{CC}$ . If both are needed for SPI configuration it is recommended to add an external circuit off the LIMP pin to serve as the watchdog output trigger to reset the processor. Note the LIMP pin output is a high voltage output based upon $V_{SUP}$ and care must be taken when connecting to a lower voltage device. #### 9.3.14 V<sub>CC</sub> (Supply Output) The $V_{CC}$ terminal can provide 5 V or 3.3 V with up to 70 mA from 24 $V_{SUP}$ at 85°C to power up external devices when using high-k boards and thermal management best practices. #### 9.3.15 Protection Features The device has several protection features that are described as follows. ## Feature Description (接下页) #### 9.3.15.1 TXD Dominant Time Out (DTO) During normal mode, if TXD is inadvertently driven permanently low by a hardware or software application failure, the LIN bus is protected by the dominant state timeout timer. This timer is triggered by a falling edge on the TXD pin. If the low signal remains on TXD for longer than $t_{DST}$ , the transmitter is disabled, thus allowing the LIN bus to return to recessive state and communication to resume on the bus. The protection is cleared and the $t_{DST}$ timer is reset by a rising edge on TXD. The TXD pin has an internal pull-up to ensure the device fails to a known recessive state if TXD is disconnected. During this fault, the transceiver remains in normal mode (assuming no change of stated request on EN), the RXD pin reflects the LIN bus and the LIN bus pull-up termination remains on. The TLIN2441-Q1 can turn off this feature when in SPI mode by using register h0B[0]. #### 9.3.15.2 Bus Stuck Dominant System Fault: False Wake Up Lockout The device contains logic to detect bus stuck dominant system faults and prevents the device from waking up falsely during the system fault. Upon entering sleep mode, the device detects the state of the LIN bus. If the bus is dominant, the wake up logic is locked out until a valid recessive on the bus "clears" the bus stuck dominant, preventing excessive current use. 30 and 31 show the behavior of this protection. 图 30. No Bus Fault: Entering Sleep Mode with Bus Recessive Condition and Wakeup 图 31. Bus Fault: Entering Sleep Mode with Bus Stuck Dominant Fault, Clearing, and Wakeup #### 9.3.15.3 Thermal Shutdown The LIN transmitter is protected by limiting the current; however, if the junction temperature of the device exceeds the thermal shutdown threshold, the device puts the LIN transmitter into the recessive state and turns off the $V_{CC}$ regulator. The nRST pin is pulled to ground during a TSD event. Once the over temperature fault condition has been removed and the junction temperature has cooled beyond the hysteresis temperature, the transmitter is re-enabled. During this fault the device enters a TSD off mode. Once the junction temperature cools, the device enters standby mode as per the state diagram. In SPI mode the device can be configured to support a failsafe mode. If programmed the device will enter this mode upon an TSD event which puts the device into a sleep mode with LIMP turned on, see . #### 9.3.15.4 Under Voltage on V<sub>SUP</sub> The device contains a power on reset circuit to avoid false bus messages during under voltage conditions when $V_{SUP}$ is less than $UV_{SUP}$ . #### Feature Description (接下页) #### 9.3.15.5 Unpowered Device and LIN Bus In automotive applications, some LIN nodes in a system can be unpowered (ignition supplied) while others in the network remains powered by the battery. The device has extremely low unpowered leakage current from the bus, so an unpowered node does not affect the network or load it down. #### 9.4 Device Functional Modes The TLIN2441-Q1 has three functional modes of operation, normal, sleep, and standby. The next sections will describe these modes as well as how the device moves between the different modes. graphically shows the relationship while shows the state of pins. #### 表 1. Operating SPI Mode | Mode | RXD | LIN BUS<br>Termination | Transmitter | Watchdog | SPI Pins | nINT Pin | nRST/<br>nWDR Pin | WAKE<br>Pin | LIMP | Comment | |----------|-----------------|------------------------|--------------------|----------|----------|----------|-------------------|-------------|---------------------------------------------|--------------------------------------------------------------------------------------| | Sleep | Floating | Weak current pull-up | Off | Off | Off | On | Floating | On | Off | nRST is internally connected to the LDO output which in sleep mode is off | | Standby | Low | 45 kΩ (typical) | Off | Off | On | On | On | On | Previous state<br>prior to entering<br>STBY | Wake up event detected, waiting on processors to set EN | | Normal | LIN Bus<br>Data | 45 kΩ (typical) | On | On | On | On | On | On | Off but can be active | LIN transmission up to 20 kbps | | TSD Off | NA | Floating | 45 kΩ<br>(typical) | Off | On | On | Floating | On | Off | nRST will be floating but if $OV_{CC}$ is reached this value may show up on nRST pin | | Failsafe | Floating | Weak current pull-up | Off | Off | Off | On | Floating | On | On | Failsafe mode is sleep mode with LIMP on | #### 表 2. Operating PIN Mode | Mode | EN | RXD | LIN BUS<br>Termination | Transmitter | Watchdog | nRST Pin | WAKE Pin | LIMP | Comment | |---------|------|-----------------|------------------------|-------------|----------|----------|----------|---------------------------------------|--------------------------------------------------------------------------------------| | Sleep | Low | Floating | Weak current pull-up | Off | Off | Floating | On | Off | nRST is internally<br>connected to the LDO<br>output which in sleep<br>mode is off | | Standby | Low | Low | 45 kΩ (typical) | Off | Off | On | On | Previous state prior to entering STBY | Wake up event detected, waiting on processors to set EN | | Normal | High | LIN Bus<br>Data | 45 kΩ (typical) | On | On | On | On | Off but can be active | LIN transmission up to 20 kbps | | TSD Off | NA | Floating | 45 kΩ (typical) | Off | Off | Floating | On | Off | nRST will be floating but if $OV_{CC}$ is reached this value may show up on nRST pin | 图 32. State Diagram with Failsafe #### 9.4.1 Normal Mode If the EN pin is high at power up, the device powers up in normal mode and if low powers up in standby mode. In normal operational mode, the receiver and transmitter are active and the LIN transmission up to the LIN specified maximum of 20 kbps is supported. The receiver detects the data stream on the LIN bus and outputs it on RXD for the LIN controller. A recessive signal on the LIN bus is a digital high and a dominant signal on the LIN bus is a digital low. The driver transmits input data from TXD to the LIN bus. Normal mode is entered as EN transitions high in Pin control mode or if reg0B[7:6] = 10 in SPI communication Mode. While in Pin control the device is in sleep or standby mode for $> t_{MODE\_CHANGE}$ . #### 9.4.2 Sleep Mode Sleep Mode is the power saving mode for the TLIN2441-Q1. Even with extremely low current consumption in this mode, the device can still wake up from the LIN bus through a wake up signal or if EN is set high for > $t_{MODE\_CHANGE}$ for the device. There is a 250 ms timer, $t_{INACT\_FS}$ , that if $UV_{CC}$ is still present after this time the device will re-enter sleep mode. The LIN bus is filtered to prevent false wake up events. The wake up events must be active for the respective time periods ( $t_{LINBUS}$ ). The sleep mode is entered by setting EN low for longer than $t_{MODE\_CHANGE}$ when in pin control mode or by setting reg0B[7:6] = 01 in SPI communication mode. In SPI control mode the device enters sleep mode through a SPI write to the MODE register 8'h0B[7:6]. While the device is in sleep mode, the following conditions exist. - The LIN bus driver is disabled and the internal LIN bus termination is switched off (to minimize power loss if LIN is short circuited to ground). However, the weak current pull-up is active to prevent false wake up events in case an external connection to the LIN bus is lost. - The normal receiver is disabled. - EN (in Pin Control Mode) input and LIN wake up receiver are active. - · WAKE pin is active. #### 9.4.3 Standby Mode This mode is entered whenever a wake up event occurs through LIN bus while the device is in sleep mode. The LIN bus slave termination circuit is turned on when standby mode is entered. Standby mode is signaled through a low level on RXD. See *Standby Mode Application Note* for more application information. When EN (in Pin Control Mode) is set high for longer than $t_{MODE\_CHANGE}$ while the device is in standby mode the device returns to normal mode and the normal transmission paths from TXD to LIN bus and LIN bus to RXD are enabled. During power up if EN is low the device goes into standby mode and if EN is high the device goes into normal mode. EN has an internal pull-down resistor ensuring EN is pulled low if the pin is left floating in the system. When in SPI communication mode the TLIN2441-Q1 enters standby mode by writing a 00 to reg0B[7:6] from normal mode. #### 9.4.4 Failsafe Mode When the TLIN2441-Q1 has certain fault conditions the device will enter a failsafe mode if this feature is enabled. This mode turns on LIMP and brings all other function into lowest power mode state. Fault conditions are over voltage on $V_{CC}$ , thermal shutdown, and four consecutive $V_{CC}$ undervoltage events. Once the fault conditions are cleared the device can be put back into standby mode from a wake event. If a fault condition is still in effect the device will re-enter failsafe mode after 250 ms, $t_{INACT\ FS}$ . #### 9.4.5 Wake Up Events There are three ways to wake up from sleep mode: - Remote wake up initiated by the falling edge of a recessive (high) to dominant (low) state transition on the LIN bus where the dominant state is held for t+he t<sub>LINBUS</sub> filter time. After this t<sub>LINBUS</sub> filter time has been met and a rising edge on the LIN bus going from dominant state to recessive state initiates a remote wake up event eliminating false wake ups from disturbances on the LIN bus or if the bus is shorted to ground. - Local wake up through EN being set high for longer than t<sub>MODE CHANGE</sub>. - Local wake up through WAKE pin being set high for longer than t<sub>MODE CHANGE</sub>. #### 9.4.5.1 Wake Up Request (RXD) When the TLIN2441-Q1 encounters a wake up event from the LIN bus, RXD goes low and the device transitions to standby mode until EN is reasserted high and the device enters normal mode. Once the device enters normal mode, the RXD pin releases the wake up request signal and the RXD pin then reflects the receiver output from the LIN bus. #### 9.4.5.2 Local Wake Up (LWU) via WAKE Terminal The WAKE terminal is a high voltage input terminal which can be used for local wake up (LWU) request via a voltage transition. The terminal triggers a LWU event on a high to low or low to high transition. This terminal may be used with a switch to ground or $V_{SUP}$ . If the terminal is not used, it should be connected to $V_{SUP}$ to avoid unwanted parasitic wake up. The LWU circuitry is active in sleep mode and standby mode. If a valid LWU event occurs, the device transitions to standby mode. The LWU circuitry is not active in normal mode. To minimize system level current consumption, the internal bias voltages of the terminal follows the state on the terminal with a delay of $t_{WAKE(MIN)}$ . A constant high level on WAKE will have an internal pull up to $V_{SUP}$ and a constant low level on WAKE has an internal pull-down to ground. On power up, this may look like a LWU event and could be flagged as such. 图 33. Local Wake Up (LWU) - Rising Edge 图 34. Local Wake Up (LWU) - Falling Edge #### 9.4.6 Mode Transitions When the device is transitioning between modes, the device needs the time $t_{MODE\_CHANGE}$ and $t_{NOMINT}$ to allow the change to fully propagate from the EN pin through the device into the new state. #### 9.4.7 Voltage Regulator The device has an integrated high-voltage LDO that operates over a 5.5 V to 36 V input voltage range for both 3.3 V and 5 V V<sub>CC</sub>. The device has an output current capability of 70 mA and support fixed output voltages of 3.3 V (TLIN24413-Q1) or 5 V (TLIN24415-Q1). It features thermal shutdown and short-circuit protection to prevent damage during over-temperature and over current conditions #### 9.4.7.1 V<sub>CC</sub> The $V_{CC}$ pin is the regulated output based on the required voltage. The regulated voltage accuracy is $\pm$ 2%. The output is current limited. In the event that the regulator drops out of regulation, the output tracks the input minus a drop based on the load current. When the input voltage drops below the $UV_{SUP}$ threshold, the regulator shuts down until the input voltage returns above the $UV_{SUPR}$ level. The device monitors situations where $V_{CC}$ may drop below the $UV_{CC}$ level thus causing the nRST pin to be pulled low. If after $t_{INACT\_FS}$ timer times out and $UV_{CC}$ is still present the device will enter sleep mode. This timer is approximately 250ms at a minimum. When in PIN mode the timer restarts and once times out will determine the state of the EN pin and enter the mode based upon this state. In SPI mode and failsafe is turned off it will enter sleep mode. If failsafe is turned on the device will enter failsafe mode. An over voltage on $V_{CC}$ , $OV_{CC}$ is also monitored. If the device is in Pin mode it will enter sleep mode. Once in sleep mode the device will wait for 250 ms and then check the status of the EN pin. If high the device will enter normal mode. If the $OV_{CC}$ event is still present, the device will enter sleep mode and wait for 250 ms and check the EN pin status. This will continue until either the EN pin is low or the $OV_{CC}$ event is cleared. If the device is in SPI mode the state the device will enter depends upon whether failsafe is enabled. It enabled the device will enter failsafe mode, if not it will enter sleep mode. If the voltage exceeds the absolute max on the $V_{CC}$ pin the device could be damaged. #### 9.4.7.2 Output Capacitance Selection For stable operation over the full temperature range and with load currents up to 70 mA on $V_{CC}$ a certain capacitance is expected and depends upon the minimum load current. To support no load to full load a value of 10 $\mu$ F and ESR smaller than 2 $\Omega$ is needed. For 500 $\mu$ A to full load an 1 $\mu$ F capacitance can be used. The low ESR recommendation is to improve the load transient performance. #### 9.4.7.3 Low-Voltage Tracking At low input voltages, the regulator drops out of regulation and the output voltage tracks input minus a voltage based on the load current (IL) and switch resistor. This tracking allows for a smaller input capacitance and can possibly eliminate the need for a boost converter during cold-crank conditions. #### 9.4.7.4 Power Supply Recommendation The device is designed to operate from an input-voltage supply range between 5.5 V and 36 V. This input supply must be well regulated. If the input supply is located more than a few inches from the device. The recommended minimum capacitance at the pin is 100 nF. The max voltage range is for the LIN functionality. Exceeding 24V for the LDO will reduce the effective current sourcing capability due to thermal considerations. #### 9.4.8 Watchdog The TLIN2441-Q1 has an integrated watchdog function. This can be programmed by pin control or SPI communication control based upon the state of the PIN/nCS pin at power up. The device provides a default window based watchdog as well as a selectable time-out watchdog using the SPI programming. The watchdog timer will not start until the first input trigger event when in normal operation mode. The watchdog timer is only operational in normal mode and is off in standby and sleep modes. The LIMP pin provides a limp home capability when connected to external circuitry. When in sleep or standby mode, the limp pin is off. When the error counter reaches the watchdog trigger event level, the LIMP pin turns on connecting V<sub>SUP</sub> to the pin as described in the LIMP pin section. #### 9.4.8.1 Watchdog Error Counter The TLIN2441-Q1 has a watchdog error counter. This counter is an up down counter that increments for every missed window or incorrect input watchdog trigger event. For every correct input trigger, the counter decrements but does not drop below zero. The default trigger for this counter to trigger a nWDR output trigger is for every event. On every WD error event, the nWDR pin goes low as a watchdog error output trigger. For Pin control, the value is on every event. In SPI communication mode, this counter can be changed to the fifth or ninth consecutive incorrect input trigger. The error counter can be read at register 8'14[4:1]. The error counter is set at four by default. This means that when the watchdog error count is set at five and the first input failure will be treated as if the fifth event has taken place. When set at nine and no correct inputs the fifth event will be treated as the failure event. This allows the system to check the counter after the first input trigger to see if a valid input was sent. nINT will be pulled low on each incorrect watchdog input while V<sub>CC</sub> and nWDR will behave according to register configuration #### 9.4.8.2 Pin Control Mode When using pin control for programming the watchdog, the WDT pin is used for this function. WDT sets the total window size of the window watchdog. It can be connected to VCC, GND or left open. The electric table provides the window values. The ratio between the upper (open window) and lower (closed window) is 50/50. WDI pin is used by they controller to trigger the watchdog input. The WDI input is an edge-triggered event and supports both rising and falling edges. A filter time of $t_W$ is used to avoid noise or glitches causing a false trigger. A pulse would be treated as a two input trigger events and cause the nWDR pin to be pulled low. nWDR pin is connected to the controller reset pin and if a watchdog event happens this pin is pulled low. #### 9.4.8.3 SPI Control Programming When pin 9 (PIN/nCS) is connected to a high-Z processor I/O the device is configured for SPI communication. Registers 8'h13 through 8'h15 control the watchdog function when the device is in SPI communication mode. These register are provided in table 表 6. The device watchdog can be set as a time-out watchdog or window watchdog by setting 8'h13[6] to the method of choice. The timer is based upon reg8'h13[3:2] WD prescaler and reg8'h14[7:5] WD timer and is in ms. See 表 3 for the achievable times. | | | | | <u> </u> | | | | | |---------------|-------------------|-------|------|----------|--|--|--|--| | WD_TIMER (ms) | reg13[5:4] WD_PRE | | | | | | | | | reg14[7:5] | 00 | 01 | 10 | 11 | | | | | | 000 | 4 | 8 | 12 | 16 | | | | | | 001 | 32 | 64 | 96 | 128 | | | | | | 010 | 128 | 256 | 384 | 512 | | | | | | 011 | 256 | 384 | 512 | 768 | | | | | | 100 | 512 | 1024 | 1536 | 2048 | | | | | | 101 | 2048 | 4096 | 6144 | 8192 | | | | | | 110 | 10240 | 20240 | RSVD | RSVD | | | | | | 1111 | RSVD | RSVD | RSVD | RSVD | | | | | 表 3. Watchdog Window and Time-out Timer Configuration (ms) #### 9.4.8.4 Watchdog Timing The TLIN2441-Q1 provides two methods for setting up the watchdog when in SPI communication mode, Window or Time-out. If more frequent, < 64 ms, input trigger events are desired it is suggested to us the Time-out timer. When using Time-out watchdog the input trigger can occur anywhere before the timeout and is not tied to an open window. When using the window watchdog it is important to understand the closed and open window aspects. The device is set up with a 50%/50% open and closed window and is based on an internal oscillator with a $\pm$ 10% accuracy range. To determine when to provide the input trigger, this variance needs to be taken into account. Using the 64 ms nominal total window provides a closed and open window that are each 32 ms. Taking the $\pm$ 10% internal oscillator into account means the total window could be 57.6 ms or 70.4 ms. The closed and open window would then be 22.4 ms or 35.2 ms. From the 57.6 ms total window and 35.2 ms closed window the total open window is 22.4 ms. The trigger event needs to happen at the 46.4 ms $\pm$ 11.2 ms. The same method is used for the other window values. $\boxed{8}$ 25 provides the above information graphically. #### 9.5 Programming The TLIN2441-Q1 is 7 bit address access SPI communication port. The Addresses for each area of the device are as follows - Register 8'h00 through 0A are Device ID and Revision Registers - Register 8'h0B through 10 are device configuration registers and Interrupt Flags - Register 8'h11 through 12 are for read and write scratch pad - Register 8'h13 through 15 are for the watchdog read and write scratch pad #### Programming (接下页) #### 9.5.1 SPI Communication The SPI communication uses a standard SPI interface. Physically the digital interface pins are nCS (Chip Select Not), SDI (SPI Data In), SDO (SPI Data Out) and CLK (SPI Clock). Each SPI transaction is an 8 bit word containing a seven bit address with a R/W bit followed by a data byte. The data shifted out on the SDO pin for the transaction always starts with the register h'0C[7:0] which is the interrupt register. This register provides the high level interrupt status information about the device. The data byte which are the 'response' to the address and R/W byte are shifted out next. Data bytes shifted out during a write command is content of the registers prior to the new data being written and updating the registers. Data bytes shifted out during a read command are the content of the registers and the registers will not be updated. The SPI data input data on SDI is sampled on the low to high edge of CLK. The SPI output data on SDO is changed on the high to low edge of CLK. #### 9.5.1.1 Chip Select Not (nCS) This input pin is used to select the device for a SPI transaction. The pin is active low, so while nCS is high the SPI Data Output (SDO) pin of the device is high impedance allowing an SPI bus to be designed. When nCS is low the SDO driver is activated and communication may be started. The nCS pin is held low for a SPI transaction. A special feature on this device allows the SDO pin to immediately show the Global Fault Flag on a falling edge of nCS. #### 9.5.1.2 Serial Clock Input (CLK) This input pin is used to input the clock for the SPI to synchronize the input and output serial data bit streams. The SPI Data Input is sampled on the rising edge of CLK and the SPI Data Output is changed on the falling edge of the CLK. See . 图 35. SPI Clocking #### 9.5.1.3 Serial Data Input (SDI) This input pin is used to shift data into the device. Once the SPI is enabled by a low on nCS, the SDI samples the input shifted data on each rising edge of the SPI clock (SCK). The data is shifted into an 8 bit shift register. After eight (8) clock cycles and shifts, the addressed register is read giving the data to be shifted out on SDO. After eight clock cycles, the shift register is full and the SPI transaction is complete. If the command code was a writes the new data is written into the addressed register only after exactly 8 bits have been shifted in by CLK and the nCS has a rising edge to deselect the device. If there are not exactly 8 bits shifted in to the device the during one SPI transaction (nCS low), the SPI command is ignored, the SPIERR flag is set and the data is not written into the device preventing any false actions by the device. www.ti.com.cn # Programming (接下页) ### 9.5.1.4 Serial Data Output (SDO) This pin is high impedance until the SPI output is enabled via nCS. Once the SPI is enabled by a low on nCS, the SDO is immediately driven high or low showing the Global Fault Flag status which is also the first bit (bit 7) to be shifted out if the SPI is clocked. On the first falling edge of CLK, the shifting out of the data continues with each falling edge on CLK until all 8 bits have been shifted out the shift register. See and for read and write method. 版权 © 2018, Texas Instruments Incorporated # 9.6 Registers The following tables contain the registers that the device use during SPI communication # 表 4. Device ID and Revision | ADDRESS | REGISTER | VALUE | ACCESS | |---------|------------------------|-------|--------| | 'h00 | Reserved | 54 | R | | 'h01 | Reserved | 43 | R | | 'h02 | Reserved | 41 | R | | 'h03 | Reserved | 4E | R | | 'h04 | Reserved | 32 | R | | 'h05 | DEVICE_ID[7:0] "4" | 34 | R | | 'h06 | DEVICE_ID[7:0] "4" | 34 | R | | 'h07 | DEVICE_ID[7:0] "1" | 31 | R | | 'h08 | DEVICE_ID[7:0] "3" "5" | 33,35 | R | | 'h09 | Rev_ID Major | 01 | R | | 'h0A | REV_ID Minor | 00 | R | # 表 5. Device Configuration and Flag Registers | ADDRESS | BIT(S) | DEFAULT | DESCRIPTION | ACCESS | | | | | |---------|--------|---------|-----------------------------------------------------------------------|-----------------------------------------|--|--|--|--| | | | | MODE: Modes of Operation | | | | | | | | | | 00 = Standby Mode | | | | | | | | 7:6 | 2'b00 | | | | | | | | | | | 10 = Normal Mode | | | | | | | | | | 11 = Reserved | | | | | | | | | | LIMP_DIS: LIMP Disable | | | | | | | | 5 | 1'b0 | 0 = LIMP Enabled | R/W/U | | | | | | | | | 1 = LIMP Disabled | R/WC R/WC R/WC R/WC R/WC R/WC R/WC R/WC | | | | | | | | | LIMP_SEL_RESET: Selects the method LIMP is reset/turned off | | | | | | | 'h0B | 4:3 | 2'b00 | 00 = On the third successful input trigger the error counter receives | R/W | | | | | | | 4.0 | 2,500 | 01 = First correct input trigger | 1011 | | | | | | | | | 10 = SPI write 1 to h'0B[2] | | | | | | | | | | 11 = Reserved | | | | | | | | 2 | 1'b0 | LIMP Reset - Writing a one resets LIMP but then clears | R/WC | | | | | | | 1 | 1'b0 | FAILSAFE_EN: Fail safe mode enable | | | | | | | | | | 0 = Disabled | R/W | | | | | | | | | 1 = Enabled | | | | | | | | | | DTO_DIS: Dominant timeout Disable | | | | | | | | 0 | 1'b0 | 0 = DTO Enabled | R/W | | | | | | | | | 1 = DTO Disabled | | | | | | | | 7 | 1'b0 | DTO Interrup | | | | | | | | 6 | 1'b0 | UVCC Interrupt | R/WC | | | | | | | 5 | 1'b0 | TSD Interrupt | R/WC | | | | | | 'h0C | 4 | 1'b0 | SPIERR Interrupt | R/WC | | | | | | 'h0C | 3 | 1'b0 | WDERR Interrupt | R/WC | | | | | | | 2 | 1'b0 | OVCC Interrupt | R/WC | | | | | | | 1 | 1'b0 | LWU Interrupt | R/WC | | | | | | | 0 | 1'b0 | WUP Interrupt | R/WC | | | | | | 'h0D | 7:0 | 8'h00 | Reserved | R | | | | | # 表 5. Device Configuration and Flag Registers (接下页) | ADDRESS | BIT(S) | DEFAULT | DESCRIPTION | ACCESS | |---------|--------|---------|------------------------------------------------------------------------------------|--------| | | 7 | 1'b1 | DTO Interrupt Mask | R/W | | | 6 | 1'b1 | UVCC Interrupt Mask | R/W | | | 5 | 1'b1 | TSD Interrupt Mask | R/W | | 'hOE | 4 | 1'b1 | SPIERR Interrupt Mask | R/W | | 'h0E | 3 | 1'b1 | WDERR Interrupt Mask | R/W | | | 2 | 1'b1 | OVCC Interrupt Mask | R/W | | | 1 | 1'b1 | LWU Interrupt Mask | R/W | | | 0 | 1'b1 | WUP Interrupt Mask | R/W | | 'h0F | 7:0 | 8'h00 | Reserved | R | | 'h10 | 7:4 | 4'b0000 | Reserved | R | | | | | nRST_nWDR_SEL: Pin 12 configuration select when in SPI mode. | | | | | | 00 = nRST (Default) | | | | 3:2 | 1'b0 | 01 = nWDR | R/W | | | | | 10 = Both nRST for UV <sub>CC</sub> and nWDR for watchdog failure event | | | | | | 11 = Reserved | | | | 1 | 1'b0 | Reserved | R | | | 0 | 1'b0 | SOFT_RST: Soft reset of device. Writing a 1 resets the registers to default values | R/WC | # 表 6. Device Watchdog Registers | BIT(S) | DEFAULT | DESCRIPTION | ACCESS | | | |--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 7:0 | 8'h00 | Read and Write Capable Scratch Pad | R/W | | | | 7:0 | 8'h00 | Read and Write Capable Scratch Pad | R/W | | | | | | WD_DIS - Watchdog Function Disable | | | | | 7 | 1'b0 | 0 = Enabled | R/W | | | | | | 1 = Disabled | | | | | | | WD_WINDOW_TIMEOUT_SEL: Configures Watchdog as | | | | | 6 | 1'b0 | | R/W | | | | | | | | | | | | | | | | | | | | _ | | | | | 5:4 | 2'b00 | 00 = Factor 1 | | | | | | | 01 = Factor 2 | R/W | | | | | | 10 = Factor 3 | | | | | | | 11 = Factor 4 | | | | | | counter that upon overflow the watchdog output tri event will take place. Increases with each error an decreases with each correct WD trigger. Will not g | WD_ERR_CNT_SET Sets the watchdog event error counter that upon overflow the watchdog output trigger event will take place. Increases with each error and decreases with each correct WD trigger. Will not go below zero. | | | | | 3:2 | 2'600 | 00 = Immediate trigger on each WD event<br>01 = 2-Bit: Triggers on the fifth error event | R/W | | | | | | | | | | | | | 10 = 3-Bit: Triggers on the ninth error event | | | | | | | 11 = Reserved | | | | | | | WD_ACTION: Selection Action when Watchdog times out or misses a window | | | | | | | 00 = nINT will be pulled low | | | | | 1:0 | 2'b10 | 01 = V <sub>CC</sub> will be turned off for 100 ms and turned back on | R/W | | | | | | 10 = nWDR will be toggled high $\rightarrow$ low $\rightarrow$ high | | | | | | | 11 = Reserved | | | | | | 7:0<br>7:0<br>7 | 7:0 8'h00 7:0 8'h00 7 1'b0 6 1'b0 5:4 2'b00 | 7:0 8'h00 Read and Write Capable Scratch Pad 7:0 8'h00 Read and Write Capable Scratch Pad WD_DIS - Watchdog Function Disable 0 = Enabled 1 = Disabled WD_WINDOW_TIMEOUT_SEL: Configures Watchdog as either a Window or Time-out watchdog 0 = Window 1 = Timeout WD_PRE: Watchdog prescalar 00 = Factor 1 01 = Factor 2 10 = Factor 3 11 = Factor 4 WD_ERR_CNT_SET Sets the watchdog event error counter that upon overflow the watchdog output trigger event will take place. Increases with each error and decreases with each correct WD trigger. Will not go below zero. 3:2 2'b00 Use Immediate trigger on each WD event 01 = 2-Bit: Triggers on the fifth error event 10 = 3-Bit: Triggers on the ninth error event 11 = Reserved WD_ACTION: Selection Action when Watchdog times out or misses a window 00 = nINT will be pulled low 01 = V <sub>CC</sub> will be turned off for 100 ms and turned back on 10 = nWDR will be toggled high → low → high | | | # 表 6. Device Watchdog Registers (接下页) | ADDRESS | BIT(S) | DEFAULT | DESCRIPTION | ACCESS | |---------|--------|---------|--------------------------------------------------------------------------------------------|--------| | | 7:5 | 3'b000 | WD_TIMER - Sets the window or timeout times and is based upon the WD_PRE setting - See 表 3 | R/W | | 'h14 | 4:1 | 4'b0100 | WD_ERR_CNT: Watchdog error counter: Keeps a running count of the errors up to 15 errors | R | | | 0 | 1'b0 | Reserved | R | | 'h15 | 7:0 | 8'h00 | WD_TRIG: Writes to these bits resets the watchdog timer (FF) | WC | 注 For WD\_ACTION turning off VCC for 100 ms and turning it back on will cause SPI communication to stop during the off time. ZHCSJ75 - DECEMBER 2018 www.ti.com.cn ### 10 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 10.1 Application Information The TLIN2441-Q1 can be used as both a slave device and a master device in a LIN network. The device comes with the ability to support remote wake up request and local wake up request. It can provide the power to the local processor as well as providing watchdog supervision for the processor. ### 10.2 Typical Application The device comes with an integrated 45 k $\Omega$ pull-up resistor and series diode for slave applications. For master applications an external 1 kΩ pull-up resistor with series blocking diode can be used. 8 38 show the device in pin control mode for a slave application. 39 shows the device in SPI control mode in a slave application. - (1) If RXD on MCU or LIN slave has internal pullup; no external pullup resistor is needed. - (2) If RXD on MCU or LIN slave does not have an internal pullup requires external pullup resistor. (3) Master node applications require and external 1 kΩ pullup resistor and serial diode. - (4) Decoupling capacitor values are system dependent but usually have 100 nF, 1 μF and ≥10 μF 图 38. Typical LIN Slave in Pin Control Mode # Instruments # Typical Application (接下页) - (1) If RXD on MCU or LIN slave has internal pullup; no external pullup resistor is needed. (2) If RXD on MCU or LIN slave does not have an internal pullup requires external pullup resistor. (3) Master node applications require and external 1 kΩ pullup resistor and serial diode. (4) Decoupling capacitor values are system dependent but usually have 100 nF, 1 μF and ≥10 μF Copyright © 2017, Texas Instruments Incorporated 图 39. Typical LIN Slave in SPI Control Mode www.ti.com.cn # Typical Application (接下页) #### 10.2.1 Design Requirements #### 10.2.1.1 Normal Mode Application Note When using the TLIN2441-Q1 in systems which are monitoring the RXD pin for a wake up request, special care should be taken during the mode transitions. The output of the RXD pin is indeterminate for the transition period between states as the receivers are switched. The application software should not look for an edge on the RXD pin indicating a wake up request until $t_{MODE\_CHANGE}$ . This is shown in 21 When transitioning to normal mode there is an initialization period shown as $t_{NOMINIT}$ . ### 10.2.1.2 Standby Mode Application Note If the TLIN2441-Q1 detects an under voltage on V<sub>SUP</sub>, the RXD pin transitions low and would signal to the software that the device is in standby mode and should be returned to sleep mode for the lowest power state. ### 10.2.1.3 TXD Dominant State Timeout Application Note The maximum dominant TXD time allowed by the TXD dominant state time out limits the minimum possible data rate of the device. The LIN protocol has different constraints for master and slave applications; thus, there are different maximum consecutive dominant bits for each application case and thus different minimum data rates. ### 10.2.2 Detailed Design Procedures RXD on processors or LIN slave has internal pull-up; no external pull-up resistor is need. RXD on processors or LIN slave without internal pull-up requires external pull-up resistor. Master node applications require and external 1 k $\Omega$ pull-up resistor and serial diode. # Typical Application (接下页) # 10.2.3 Application Curves Characteristic curves below show the LDO performance between 0 V and 5.5 V when ramping up and ramping down. www.ti.com.cn ZHCSJ75 – I # Typical Application (接下页) # 11 Power Supply Recommendations The TLIN2441-Q1 was designed to operate directly off a car battery, or any other DC supply ranging from 5.5 V to 45 V . A 100 nF decoupling capacitor should be placed as close to the $V_{SUP}$ pin of the device as possible. www.ti.com.cn # 12 Layout PCB design should start with design of the protection and filtering circuitry because ESD and EFT have a wide frequency bandwidth from approximately 3 MHz to 3 GHz, high frequency layout techniques must be applied during PCB design. Placement at the connector also prevents these noisy events from propagating further into the PCB and system. ### 12.1 Layout Guidelines - Pin 1 (V<sub>SUP</sub>): This is the supply pin for the device. A 100 nF decoupling capacitor should be placed as close to the device as possible. - Pin 2 (LIMP): This pin is connected to external circuitry for a limp home mode if the watchdog has timed out causing a reset - Pin 3 (EN/nINT): When in pin control mode, this pin is the EN and is an input pin that is used to place the device in a low power sleep mode. If this feature is not used, the pin should be pulled high to the regulated voltage supply of the microprocessor through a series resistor, values between 1 kΩ and 10 kΩ. Additionally, a series resistor may be placed on the pinto limit current on the digital lines in the event of an over voltage fault. When in SPI communication mode, this pin becomes an output interrupt pin that is provided to the processor. - **Pin 4 (GND):** This is the ground connection for the device. This pin should be tied to the ground plane through a short trace with the use of two vias to limit total return inductance. - Pin 5 (LIN): This pin connects to the LIN bus. For slave applications, a 220 pF capacitor to ground is implemented. For master applications, an additional series resistor and blocking diode should be placed between the LIN pin and the V<sub>SUP</sub> pin. See - Pin 6 (WDT/CLK): In pin control mode, this pin can be connected to VCC, GND or left open. In SPI communication mode, this pin is connected directly to the processor as the SPI CLK input. - Pin 7 (nWDR/SDO): In pin control mode, this pin is connected to the processors reset pin. In SPI communication mode, this pin is connected directly to the processor as the SPI serial data output from the TLIN2441-Q1 - **Pin 8 (WDI/SDI):** In pin control mode, this input pin is connected to the processor. A 10 kΩ resistor should be connected to GND to avoid false triggers upon power up. In SPI communication mode, this pin is connected directly to the processor as the SPI serial data input into the TLIN2441 - **Pin 9 (PIN/nCS):** For pin control mode, this pin should be connected directly to ground. For SPI communication mode, this pin should be connected directly to the processor. - Pin 10 (RXD): The pin is an open drain output and requires and external pull-up resistor in the range of 1 kΩ to 10 kΩ to function properly. If the microprocessor paired with the transceiver does not have an integrated pull-up, an external resistor should be placed between RXD and the regulated voltage supply for the microprocessor. If RXD is connected to the V<sub>CC</sub> pin a higher pull-up resistor value can be used to reduce standby current. - **Pin 11 (TXD):** The TXD pin is the transmit input signal to the device from the processors. A series resistor can be placed to limit the input current to the device in the event of an over voltage on this pin. A capacitor to ground can be placed close to the input pin of the device to filter noise. - Pin 12 (nRST/nWDR): By default this pin connects to the processors GPIO to function as an interrupt or reset pin for an under voltage event. For SPI communication mode, this pin can be programmed as a processor reset due to a watchdog failure event. - Pin 13 (WAKE): This pin connects to V<sub>SUP</sub> through a resistor divider with the center tap connected to a switch to ground or VV<sub>SUP</sub> and is used as the local wake up pin. A 10 nF capacitor to ground should be placed at this center tap as shown in the application drawings. - Pin 14 (V<sub>CC</sub>): Output source, either 3.3 V or 5 V depending upon the version of the device and has decoupling capacitors to ground. 注 All ground and power connections should be made as short as possible and use at least two vias to minimize the total loop inductance. www.ti.com.cn # 12.2 Layout Example 图 50. Layout Example ### 13 器件和文档支持 ### 13.1 文档支持 #### 13.1.1 相关文档 请参阅如下相关文档: #### LIN 标准: - ISO/DIS 17987-1.2: 道路车辆 局域互联网络 (LIN) 第 1 部分: 一般信息和用例定义 - ISO/DIS 17987-4.2: 道路车辆 局域互联网络 (LIN) 第 4 部分: 电气物理层规格 (EPL) 12V/24V - SAEJ2602-1: 车用 LIN 网络 应用 - LIN2.0、LIN2.1、LIN2.2 和 LIN2.2A 规格 #### EMC 要求: - SAEJ2962-2: TBD - CAN、LIN、FR V1.3 的硬件要求: 德国对 LIN 的 OEM 要求 - ISO 10605: 道路车辆 静电放电引起的电干扰的试验方法 - ISO 11452-4:2011: 道路车辆 窄带辐射电磁能量的电子干扰组件试验方法 第 4 部分: 线束激励方法 - ISO 7637-1:2015: 道路车辆-传导和耦合造成的电干扰-第1部分: 定义和一般描述 - ISO 7637-3: 道路车辆-由传导和耦合引起的电干扰-第3部分:通过电容耦合和电感耦合经由非电源线线路的瞬间电传输 - IEC 62132-4:2006: 集成电路 150kHz 1GHz 电磁抗扰度的测量 第 4 部分: 直接射频功率注入法 - IEC 61000-4-2 - IEC 61967-4 - CISPR25 符合性测试要求: - ISO/DIS 17987-7.2: 道路车辆 局域互联网络 (LIN) 第 7 部分: 电气物理层 (EPL) 符合性测试规格 - SAEJ2602-2: 车辆应用的 LIN 网络 符合性测试 TLINx441 LDO 性能, SLLA427 ### 13.2 接收文档更新通知 要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 ### 13.3 社区资源 下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。 TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。 设计支持 71 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。 #### 13.4 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. ### 13.5 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。 ▲ ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 13.6 术语表 SLYZ022 — TI 术语表。 这份术语表列出并解释术语、缩写和定义。 ### 14 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此数据表的浏览器版本,请查看左侧的导航栏。 ### 重要声明和免责声明 TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。 所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。 TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2019 德州仪器半导体技术(上海)有限公司 # PACKAGE OPTION ADDENDUM 10-Dec-2020 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | | | | | | | | (6) | | | | | | TLIN24413DMTRQ1 | ACTIVE | VSON | DMT | 14 | 3000 | RoHS & Green | SN | Level-2-260C-1 YEAR | -40 to 125 | TL413 | Samples | | TLIN24413DMTTQ1 | ACTIVE | VSON | DMT | 14 | 250 | RoHS & Green | SN | Level-2-260C-1 YEAR | -40 to 125 | TL413 | Samples | | TLIN24415DMTRQ1 | ACTIVE | VSON | DMT | 14 | 3000 | RoHS & Green | SN | Level-2-260C-1 YEAR | -40 to 125 | TL415 | Samples | | TLIN24415DMTTQ1 | ACTIVE | VSON | DMT | 14 | 250 | RoHS & Green | SN | Level-2-260C-1 YEAR | -40 to 125 | TL415 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and # PACKAGE OPTION ADDENDUM 10-Dec-2020 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PACKAGE MATERIALS INFORMATION www.ti.com 8-Jan-2021 # TAPE AND REEL INFORMATION | _ | | | |---|----|-----------------------------------------------------------| | | | Dimension designed to accommodate the component width | | | | Dimension designed to accommodate the component length | | | | Dimension designed to accommodate the component thickness | | | W | Overall width of the carrier tape | | ſ | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | All differsions are nominal | | | | | | | | | | | | | |-----------------------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | Device | | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | TLIN24413DMTRQ1 | VSON | DMT | 14 | 3000 | 330.0 | 12.4 | 3.2 | 4.7 | 1.15 | 8.0 | 12.0 | Q1 | | TLIN24413DMTTQ1 | VSON | DMT | 14 | 250 | 180.0 | 12.4 | 3.2 | 4.7 | 1.15 | 8.0 | 12.0 | Q1 | | TLIN24415DMTRQ1 | VSON | DMT | 14 | 3000 | 330.0 | 12.4 | 3.2 | 4.7 | 1.15 | 8.0 | 12.0 | Q1 | | TLIN24415DMTTQ1 | VSON | DMT | 14 | 250 | 180.0 | 12.4 | 3.2 | 4.7 | 1.15 | 8.0 | 12.0 | Q1 | www.ti.com 8-Jan-2021 \*All dimensions are nominal | 7 till dillitoriolorio di o mominar | | | | | | | | |-------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | TLIN24413DMTRQ1 | VSON | DMT | 14 | 3000 | 367.0 | 367.0 | 38.0 | | TLIN24413DMTTQ1 | VSON | DMT | 14 | 250 | 213.0 | 191.0 | 35.0 | | TLIN24415DMTRQ1 | VSON | DMT | 14 | 3000 | 367.0 | 367.0 | 38.0 | | TLIN24415DMTTQ1 | VSON | DMT | 14 | 250 | 213.0 | 191.0 | 35.0 | 3 x 4.5, 0.65 mm pitch PLASTIC SMALL OUTLINE - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. INSTRUMENTS www.ti.com PLASTIC SMALL OUTLINE - NO LEAD ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要声明和免责声明 TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款 (https://www.ti.com.cn/zh-cn/legal/termsofsale.html) 或 ti.com.cn 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码:200122 Copyright © 2021 德州仪器半导体技术(上海)有限公司