# SN74LVC2G08-Q1 双路 2 输入正与门 ### 1 特性 - 具有符合 AEC-Q100 标准的下列特性: - 器件温度 1 级: -40°C 至 +125°C 环境工作温 度范围 (DCU 封装) - 器件温度等级 3: -40°C 至 +85°C 环境工作温 度范围(DCT封装) - 支持 5V V<sub>CC</sub> 运行 - 输入电压高达 5.5V - 低功耗, I<sub>CC</sub> 最大值为 10 μ A - 电压为 3.3V 时,输出驱动为 ±24mA - Ioff 支持局部断电模式运行 - 可作为下行转换器,将最高 5.5V 的输入电压下行转 换至 V<sub>CC</sub> 电平。 - 闩锁性能超过 100mA, 符合 JESD 78 II 类规范的 #### 2 应用 - 将多个电源轨的电源正常信号相结合 - 在条件为真时传递信号 - 将低电平有效误差信号进行结合 ### 3 说明 按照设计,此双路双输入正与门可在 1.65V 至 5.5V V<sub>CC</sub> 电压下运行。 SN74LVC2G08-Q1 以正逻辑执行布尔函数 $Y = A \bullet B \text{ or } Y = \overline{A + B}$ 该器件完全符合使用 loff 的部分断电应用的规范要求。 Ioff 电路禁用输出,从而可防止其断电时破坏性电流从 该器件回流。 #### 器件信息(1) | | AA 11 1A . | | |-------------------|------------|-----------------| | 器件型号 | 封装 | 封装尺寸(标称值) | | SN74LVC2G08DCT-Q1 | SM8 (8) | 2.95mm × 2.80mm | | SN74LVC2G08DCU-Q1 | VSSOP (8) | 2.30mm x 2.00mm | ### **Table of Contents** | 1 特性 | 1 | 9.3 Feature Description | 9 | |--------------------------------------|---|------------------------------------------------------|-------------------| | . · · ·<br>2 应用 | | 9.4 Device Functional Modes | | | - <i>二/</i><br>3 说明 | | 10 Application and Implementation | 11 | | 4 Revision History | | 10.1 Application Information | 11 | | 5 Pin Configuration and Functions | | 10.2 Typical Application | | | 6 Specifications | | 11 Application Curves | | | 6.1 Absolute Maximum Ratings | | 12 Power Supply Recommendations | 12 | | 6.2 ESD Ratings | | 13 Layout | 12 | | 6.3 Recommended Operating Conditions | | 13.1 Layout Guidelines | | | 6.4 Thermal Information | | 13.2 Layout Example | 12 | | 6.5 Electrical Characteristics | | 14 Device and Documentation Support | 13 | | 6.6 Switching Characteristics | | 14.1 Receiving Notification of Documentation Updates | s <mark>13</mark> | | 6.7 Operating Characteristics | | 14.2 Support Resources | 13 | | 7 Typical Characteristics | | 14.3 Trademarks | | | 8 Parameter Measurement Information | | 14.4 Glossary | 13 | | 9 Detailed Description | | 14.5 Electrostatic Discharge Caution | | | 9.1 Overview | | 15 Mechanical, Packaging, and Orderable | | | 9.2 Functional Block Diagram | | Information | 13 | | 0.2 i dilotoriai biook biagiaiii | | | | 4 Revision History 注:以前版本的页码可能与当前版本的页码不同 | CI | hanges from Revision D (March 2010) to Revision E (October 2020) | Page | |----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | • | 更新了整个文档的表、图和交叉参考的编号格式 | 1 | | • | 在 <i>特性</i> 部分中,删除了 V <sub>CC</sub> = 3.3V、T <sub>A</sub> = 25°C 时 V <sub>OLP</sub> (输出接地反弹)典型值小于 0.8V | 1 | | • | 在 <i>特性</i> 部分中,删除了 V <sub>CC</sub> = 3.3V、T <sub>A</sub> = 25°C 时 V <sub>OHV</sub> (输出 V <sub>OHV</sub> 下冲)典型值大于 2V | 1 | | • | 删除了 <i>说明</i> 部分的 <i>订购信息</i> 表 | 1 | | • | 向 <i>说明</i> 部分添加了 <i>器件信息</i> 表 | 1 | | • | 向 <i>说明</i> 部分添加了 <i>逻辑图 ( 正逻辑 )</i> 图 | 1 | | • | Added the Pin Configuration and Functions section | 3 | | • | Added SN74LVC2G08DCT-Q1 and SN74LVC2G08DCU-Q1 minimum and maximum operating free-ai temperature ranges to the <i>Recommended Operating Conditions</i> section | | | • | Added the T <sub>A</sub> temperature ranges ( - 40°C to 85°C and - 40°C to 125°C) for the t <sub>pd</sub> parameter to the<br>Switching Characteristics section | 6 | | • | Added the Typical Characteristics section | <mark>7</mark> | | • | Added the Overview section | <mark>9</mark> | | • | Added the Functional Block Diagram section | <mark>9</mark> | | • | Added the Features Description section | 9 | | • | Added the Device Funcational Modes section | 10 | | • | Added the Application and Implementation section | <mark>11</mark> | | • | Added the Application Information section | 11 | | • | Added the Power Supply Recommendations section | 12 | | • | Added the Layout section | 12 | | • | Added the Layout Guidelines section | 12 | | • | Added the Layout Example section | 12 | | • | Updated the Device and Documentation Support section | 13 | ## **5 Pin Configuration and Functions** 图 5-1. DCT Package 8-Pin SM8 Top View 图 5-2. DCU Package 8-Pin VSSOP Top View #### **Pin Functions** | | PIN I/O | | DESCRIPTION | | |-----------------|---------|-------|-----------------------|--| | NAME | NO. | _ I/O | DESCRIPTION | | | 1A | 1 | I | Channel 1 logic input | | | 1B | 2 | I | Channel 1 logic input | | | 1Y | 7 | 0 | Logic level output | | | 2A | 5 | I | hannel 2 logic input | | | 2B | 6 | I | hannel 2 logic input | | | 2Y | 3 | 0 | ogic level output | | | GND | 4 | _ | Ground | | | V <sub>CC</sub> | 8 | _ | Power Supply | | ### **6 Specifications** ### **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------------------------------------------------|-------|-----------------------|------| | V <sub>CC</sub> | Supply voltage range | - 0.5 | 6.5 | V | | VI | Input voltage range <sup>(1)</sup> | - 0.5 | 6.5 | V | | Vo | Voltage range applied to any output in the high-impedance or power-off state <sup>(1)</sup> | - 0.5 | 6.5 | V | | Vo | Voltage range applied to any output in the high or low state <sup>(1)</sup> (2) | - 0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | | - 50 | mA | | I <sub>OK</sub> | Output clamp current | | - 50 | mA | | Io | Continuous output current | | ±50 | mA | | | Continuous current through V <sub>CC</sub> or GND | | ±100 | mA | | T <sub>J</sub> | Junction temperature | | 150 | °C | | T <sub>stg</sub> | Storage temperature range | - 65 | 150 | °C | <sup>(1)</sup> The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------|---------------------------------------------------------|-------|------| | V/ | Electrostatic | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | discharge | Charged device model (CDM), per AEC Q100-011 | ±1000 | V | (1) AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification. Product Folder Links: SN74LVC2G08-Q1 <sup>2)</sup> The value of V<sub>CC</sub> is provided in the Recommended Operating Conditions table. # **6.3 Recommended Operating Conditions** | Supply voltage High-level input voltage | Operating Data retention only V <sub>CC</sub> = 1.65 V to 1.95 V | 1.65 | 5.5 | V | | | |------------------------------------------|--------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|--------------------------------------------------------|--|--| | | | | | V | | | | High-level input voltage | V <sub>CC</sub> = 1.65 V to 1.95 V | | | | | | | High-level input voltage | | 0.65 × V <sub>CC</sub> | | | | | | High-level input voltage | V <sub>CC</sub> = 2.3 V to 2.7 V | 1.7 | | ., | | | | | V <sub>CC</sub> = 3 V to 3.6 V | 2 | | V | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | | | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | | 0.35 × V <sub>CC</sub> | | | | | Low lovel input voltage | V <sub>CC</sub> = 2.3 V to 2.7 V | | 0.7 | ., | | | | Low-level input voltage | V <sub>CC</sub> = 3 V to 3.6 V | | 0.8 | V | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | 0.3 × V <sub>CC</sub> | | | | | Input voltage | <u> </u> | 0 | 5.5 | V | | | | Output voltage | | 0 | V <sub>CC</sub> | V | | | | | V <sub>CC</sub> = 1.65 V | | - 4 | | | | | | V <sub>CC</sub> = 2.3 V | | - 8 | | | | | High-level output current | | | - 16 | mA | | | | | V <sub>CC</sub> = 3 V | | - 24 | | | | | | V <sub>CC</sub> = 4.5 V | | | | | | | | | | | | | | | | | | | | | | | Low-level output current | | | | mA | | | | | V <sub>CC</sub> = 3 V | | | | | | | | V <sub>CC</sub> = 4.5 V | | 32 | | | | | | | | 20 | | | | | Input transition rise or fall rate | | | | ns/V | | | | • | | | 5 | • | | | | | | - 40 | | | | | | Operating free-air temperature | | | | °C | | | | | Dutput voltage High-level output current Low-level output current nput transition rise or fall rate | Low-level input voltage | Low-level input voltage | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | ### **6.4 Thermal Information** | | | SN74LV | | | |------------------------|----------------------------------------------|-----------|-------------|------| | | THERMAL METRIC <sup>(1)</sup> | DCT (SM8) | DCU (VSSOP) | UNIT | | | | 8 PINS | 8 PINS | | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance | 220 | 201.5 | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 117.2 | 91.9 | °C/W | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 100 | 122.6 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 42.4 | 31.8 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 98.9 | 122.1 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. #### **6.5 Electrical Characteristics** over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------|--------------------|------|------| | | I <sub>OH</sub> = -100 μA | 1.65 V to 5.5 V | V <sub>CC</sub> - 0.1 | | | | | | I <sub>OH</sub> = -4 mA | 1.65 V | 1.2 | | | | | | I <sub>OH</sub> = -8 mA | 2.3 V | 1.9 | | | V | | V <sub>OH</sub> | I <sub>OH</sub> = - 16 mA | 21/ | 2.4 | | | V | | | I <sub>OH</sub> = -24 mA | 3 V | 2.3 | | | | | | I <sub>OH</sub> = - 32 mA | 4.5 V | 3.8 | | | | | | I <sub>OL</sub> = 100 μA | 1.65 V to 5.5 V | | | 0.1 | | | $V_OL$ | I <sub>OL</sub> = 4 mA | 1.65 V | | | 0.45 | | | | I <sub>OL</sub> = 8 mA | 2.3 V | | | 0.3 | V | | | I <sub>OL</sub> = 16 mA | 3 V | | | 0.4 | V | | | I <sub>OL</sub> = 24 mA | 3 V | | | 0.55 | | | | I <sub>OL</sub> = 32 mA | 4.5 V | | | 0.55 | | | I <sub>I</sub> A or B inputs | V <sub>I</sub> = 5.5 V or GND | 0 to 5.5 V | | | ±5 | μA | | I <sub>off</sub> | V <sub>I</sub> or V <sub>O</sub> = 5.5 V | 0 | | | ±10 | μA | | I <sub>CC</sub> | V <sub>I</sub> = 5.5 V or GND, I <sub>O</sub> = 0 | 1.65 V to 5.5 V | | | 10 | μA | | ΔIcc | One input at $V_{CC} = 0.6 \text{ V}$ ,<br>Other inputs at $V_{CC}$ or GND,<br>$T_A = -40^{\circ}\text{C}$ to $85^{\circ}\text{C}$ | 3 V to 5.5 V | | | 500 | μΑ | | C <sub>i</sub> | $V_I = V_{CC}$ or GND, $T_A = -40^{\circ}$ C to 85°C | 3.3 V | | 5 | | pF | <sup>(1)</sup> All typical values are at $V_{CC}$ = 3.3 V, $T_A$ = 25°C. ## **6.6 Switching Characteristics** | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | T <sub>A</sub> | V <sub>cc</sub> | MIN | MAX | UNIT | | | | | | | | |-----------------|-----------------|----------------|----------------|----------------------------------|-----|-----------------|------|----------------------------------|-----|--------------|---------------------------------|-----------------|---------------------------------|---| | | | | | V <sub>CC</sub> = 1.8 V ± 0.15 V | 2.6 | 9 | | | | | | | | | | | | | - 40°C to 85°C | V <sub>CC</sub> = 2.5 V ± 0.2 V | 1 | 5.1 | | | | | | | | | | | | | - 40 C to 65 C | V <sub>CC</sub> = 3.3 V ± 0.3 V | 1 | 4.7 | | | | | | | | | | | A D | Y | Y | Y | Y | - 40°C to 125°C | V | V | | , | V <sub>CC</sub> = 5 V ± 0.5 V | 1 | 3.8 | | | t <sub>pd</sub> | A or B | | | | | | | V <sub>CC</sub> = 1.8 V ± 0.15 V | 2.6 | 9.8 | ns | | | | | | | | | | | | | | | 4000 1 40500 | V <sub>CC</sub> = 2.5 V ± 0.2 V | 1 | 5.8 | | | | | | | | | | | | | | - 40°C to 125°C | - 40°C to 125°C | V <sub>CC</sub> = 3.3 V ± 0.3 V | 1 | | | | | | V <sub>CC</sub> = 5 V ± 0.5 V | 1 | 4.8 | | | | | | | | | ### **6.7 Operating Characteristics** $T_A = 25^{\circ}C$ | | PARAMETER TEST CONDITIONS | | V <sub>CC</sub> = 1.8 V | $V_{CC}$ = 2.5 $V$ | $V_{CC}$ = 3.3 $V$ | V <sub>CC</sub> = 5 V | UNIT | |----------|-------------------------------|-----------------|-------------------------|--------------------|--------------------|-----------------------|------| | | TANAMETER | TEOT CONDITIONS | TYP | TYP | TYP | TYP | UNIT | | $C_{pd}$ | Power dissipation capacitance | f = 10 MHz | 17 | 17 | 17 | 20 | pF | Product Folder Links: SN74LVC2G08-Q1 # 7 Typical Characteristics #### **8 Parameter Measurement Information** | TEST | S1 | |------------------------------------|-------------------| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | LOAD CIRCUIT | | INI | PUTS | W | V | _ | Б | V | |-----------------|-----------------|---------|--------------------|---------------------|---------------|----------------|-----------------------| | V <sub>cc</sub> | V, | t,/t, | V <sub>M</sub> | V <sub>LOAD</sub> | C <sub></sub> | R <sub>⊾</sub> | <b>V</b> <sub>D</sub> | | 1.8 V ± 0.15 V | V <sub>cc</sub> | £2 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 30 pF | 1 kW | 0.15 V | | 2.5 V ± 0.2 V | V <sub>cc</sub> | £2 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 30 pF | 500 W | 0.15 V | | 3.3 V ± 0.3 V | 3 V | £2.5 ns | 1.5 V | 6 V | 50 pF | 500 W | 0.3 V | | 5 V ± 0.5 V | V <sub>cc</sub> | £2.5 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 50 pF | 500 W | 0.3 V | NOTES: A. C<sub>1</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. C. All input pulses are supplied by generators having the following characteristics: PRR £ 10 MHz, $Z_0 = 50$ W. - D. The outputs are measured one at a time, with one transition per measurement. 图 8-1. Load Circuit and Voltage Waveforms ### 9 Detailed Description #### 9.1 Overview The SN74LVC2G08-Q1 device contains two 2-input positive AND gates and performs the Boolean function $Y = A \bullet B$ or $Y = \overline{A} + \overline{B}$ . This device is fully specified for partial-power-down applications using loff. The loff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. #### 9.2 Functional Block Diagram #### 9.3 Feature Description #### 9.3.1 Balanced CMOS Push-Pull Outputs This device includes balanced CMOS push-pull outputs. The term "balanced" indicates that the device can sink and source similar currents. The drive capability of this device may create fast edges into light loads so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times. Unused push-pull CMOS outputs should be left disconnected. #### 9.3.2 Standard CMOS Inputs This device includes standard CMOS inputs. Standard CMOS inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the *Electrical Characteristics*. The worst case resistance is calculated with the maximum input voltage, given in the *Absolute Maximum Ratings*, and the maximum input leakage current, given in the *Electrical Characteristics*, using Ohm's law $(R = V \div I)$ . Standard CMOS inputs require that input signals transition between valid logic states quickly, as defined by the input transition time or rate in the *Recommended Operating Conditions* table. Failing to meet this specification will result in excessive power consumption and could cause oscillations. More details can be found in Implications of Slow or Floating CMOS Inputs. Do not leave standard CMOS inputs floating at any time during operation. Unused inputs must be terminated at $V_{CC}$ or GND. If a system will not be actively driving an input at all times, a pull-up or pull-down resistor can be added to provide a valid input voltage during these times. The resistor value will depend on multiple factors, however a $10-k\,\Omega$ resistor is recommended and will typically meet all requirements. #### 9.3.3 Clamp Diode Structure The inputs and outputs to this device have negative clamping diodes only as depicted in 9-1. #### **CAUTION** Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 图 9-1. Electrical Placement of Clamping Diodes for Each Input and Output #### 9.3.4 Partial Power Down (Ioff) This device includes circuitry to disable all outputs when the supply pin is held at 0 V. When disabled, the outputs will neither source nor sink current, regardless of the input voltages applied. The amount of leakage current at each output is defined by the I<sub>off</sub> specification in the *Electrical Characteristics* table. #### 9.4 Device Functional Modes 表 9-1 lists the functional modes of the SN74LVC2G08-Q1. 表 9-1. Function Table | INP | UTS | OUTPUT | |-----|-----|--------| | A | В | Y | | Н | Н | Н | | L | X | L | | X | L | L | Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated ### 10 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 10.1 Application Information The SN74LVC2G08-Q1 is a high-drive CMOS device that can be used for implementing AND logic with a high output drive, such as an LED application. It can produce 24 mA of drive current at 3.3 V, making it Ideal for driving multiple outputs and good for high-speed applications up to 100 MHz. The inputs are 5.5-V tolerant allowing it to translate down to $V_{CC}$ . ### 10.2 Typical Application 图 10-1. Typical Application #### 10.2.1 Design Requirements This device uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads so routing and load conditions must be considered to prevent ringing. #### 10.2.1.1 Detailed Design Procedure - 1. Recommended Input Conditions - Rise time and fall time specs. See ( \( \Delta \text{ t/ \( \Delta \text{ V} \)} \) in the Recommended Operating Conditions table. - Specified high and low levels. See (V<sub>IH</sub> and V<sub>IL</sub>) in the *Recommended Operating Conditions* table. - Inputs are overvoltage tolerant allowing them to go as high as (V<sub>I</sub> maximum) in the Recommended Operating Conditions table at any valid V<sub>CC</sub>. - 2. Recommended Output Conditions - Load currents must not exceed (I<sub>O</sub> maximum) per output and must not exceed total current (continuous current through V<sub>CC</sub> or GND) for the part. These limits are located in the *Recommended Operating* Conditions table. - Outputs must not be pulled above V<sub>CC</sub> in normal operating conditions. ### 11 Application Curves 图 11-1. I<sub>CC</sub> vs Frequency ### 12 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions* table. Each $V_{CC}$ pin must have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1- $\mu$ F capacitor is recommended and if there are multiple $V_{CC}$ pins then 0.01- $\mu$ F or 0.022- $\mu$ F capacitor is recommended for each power pin. It is ok to parallel multiple bypass capacitors to reject different frequencies of noise. 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor must be installed as close to the power pin as possible for best results ### 13 Layout #### 13.1 Layout Guidelines When using multiple bit logic devices inputs must not ever float. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified below are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or $V_{CC}$ whichever make more sense or is more convenient. #### 13.2 Layout Example 图 13-1. Layout Example ### 14 Device and Documentation Support ### 14.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 14.2 Support Resources TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 14.3 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 #### 14.4 Glossary **TI Glossary** This glossary lists and explains terms, acronyms, and definitions. #### 14.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 15 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. ### 重要声明和免责声明 TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将独自承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款 () 或 TI.com.cn 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020,德州仪器 (TI) 公司 ### PACKAGE OPTION ADDENDUM 25-Jan-2021 #### PACKAGING INFORMATION www.ti.com | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |--------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | SN74LVC2G08IDCTRQ1 | ACTIVE | SM8 | DCT | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | C08<br>Z | Samples | | SN74LVC2G08QDCURQ1 | ACTIVE | VSSOP | DCU | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1HLRQ | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 25-Jan-2021 **PACKAGE MATERIALS INFORMATION** www.ti.com 13-Dec-2020 ### TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LVC2G08QDCURQ1 | VSSOP | DCU | 8 | 3000 | 180.0 | 8.4 | 2.25 | 3.35 | 1.05 | 4.0 | 8.0 | Q3 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 13-Dec-2020 #### \*All dimensions are nominal | Device | Device Package Type | | Pins SPQ | | Length (mm) | Width (mm) | Height (mm) | | |--------------------|---------------------|-----|----------|------|-------------|------------|-------------|--| | SN74LVC2G08QDCURQ1 | VSSOP | DCU | 8 | 3000 | 183.0 | 183.0 | 20.0 | | SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MS-187. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs.7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # DCU (R-PDSO-G8) # PLASTIC SMALL-OUTLINE PACKAGE (DIE DOWN) NOTES: - : A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - D. Falls within JEDEC MO-187 variation CA. ### 重要声明和免责声明 TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款 (https://www.ti.com.cn/zh-cn/legal/termsofsale.html) 或 ti.com.cn 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码:200122 Copyright © 2021 德州仪器半导体技术(上海)有限公司