



Order

Now



Support & Community



UCC28065

SLUSDW0B-MAY 2020-REVISED MAY 2020

# UCC28065 Natural Interleaving<sup>™</sup> Transition-Mode PFC Controller with High Light-Load Efficiency Supporting High-Frequency Switching up-to 800 kHz

# 1 Features

- Input filter and output capacitor ripple-current reduction
  - Reduced current ripple for higher system reliability and smaller bulk capacitor
  - Reduced EMI filter size
- Higher switching frequency support
  - Up-to 800-kHz switching frequency, reducing boost inductor size to at least one-half in size
  - Improved input-current THD
- High light-load efficiency
  - User adjustable phase management with input voltage compensation
  - Burst mode operation with adjustable burst threshold
  - Helps enable compliance to EUP Lot6 tier II, CoC tier II and DOE Level VI standards
- Sensorless current-shaping simplifies board layout and improves efficiency
- Input line feed-forward for fast line transient response
- Inrush-safe current limiting:
  - Prevents MOSFET conduction during inrush
  - Eliminates CCM operation and reverse recovery events in output rectifier

# 2 Applications

- Slim AC/DC for LED and OLED TVs
- All-in-one PC
- High-density AC/DC and gaming adapters
- Home audio systems
- Server, telecom, and DIN rail power supplies

# 3 Description

The UCC28065 interleaved PFC controller enables transition mode PFC at higher power ratings than previously possible. The device uses a Natural Interleaving<sup>™</sup> technique to maintain a 180-degree phase shift. Both channels operate as masters (there is no slave channel) synchronized to the same frequency. This approach enables faster response time, accurate phase shift, and transition mode operation for each channel. The device has a burst mode function to get high light-load efficiency. Burst mode eliminates the need to turn off the PFC during light load operation to meet standby power targets, eliminating the need for an auxiliary Flyback when paired with UCC25640x LLC controller and the UCC24612 or UCC24624 synchronous rectifier The increased frequency clamping controllers. doubles the switching frequency capability compared with previous generation devices. The increased switching frequency range also allows the design to fully utilize the benefits of GaN MOSFETs such as LMG3410 and SiC MOSFETs.

## Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| UCC28065    | SOIC (16) | 9.90 mm × 3.91 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.







# **Simplified Application**

NSTRUMENTS www.ti.com

Texas

# **Table of Contents**

| 1 | Feat | tures 1                           |
|---|------|-----------------------------------|
| 2 | Арр  | lications 1                       |
| 3 | Des  | cription 1                        |
| 4 | Rev  | ision History 2                   |
| 5 | Des  | cription (Continued) 3            |
| 6 | Pin  | Configuration and Functions       |
| 7 | Spe  | cifications 4                     |
|   | 7.1  | Absolute Maximum Ratings 4        |
|   | 7.2  | ESD Ratings 4                     |
|   | 7.3  | Recommended Operating Conditions5 |
|   | 7.4  | Thermal Information 5             |
|   | 7.5  | Electrical Characteristics 5      |
|   | 7.6  | Typical Characteristics 9         |
| 8 | Deta | ailed Description 13              |
|   | 8.1  | Overview 13                       |
|   | 8.2  | Functional Block Diagram 14       |
|   | 8.3  | Feature Description 15            |
|   |      |                                   |

|    | 8.4  | Device Functional Modes                         | 36 |
|----|------|-------------------------------------------------|----|
| 9  | App  | lication and Implementation                     | 37 |
|    | 9.1  | Application Information                         | 37 |
|    | 9.2  | Typical Application                             | 37 |
| 10 | Pow  | er Supply Recommendations                       | 45 |
| 11 | Lay  | out                                             | 46 |
|    | 11.1 | Layout Guidelines                               | 46 |
|    | 11.2 | Layout Example                                  | 47 |
| 12 | Dev  | ice and Documentation Support                   | 48 |
|    | 12.1 | Documentation Support                           | 48 |
|    | 12.2 | Receiving Notification of Documentation Updates | 48 |
|    | 12.3 | Community Resources                             | 48 |
|    | 12.4 | Trademarks                                      | 48 |
|    | 12.5 | Electrostatic Discharge Caution                 | 48 |
|    | 12.6 | Glossary                                        | 48 |
| 13 |      | hanical, Packaging, and Orderable mation        | 49 |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision A (May 2020) to Revision B |                                                     |          |   |
|--------------------------------------------------|-----------------------------------------------------|----------|---|
| •                                                | Changed from Advance Information to initial release | ······ · | 1 |



# **5** Description (Continued)

Expanded system level protections features include input brownout and dropout recovery, output over-voltage, open-loop, overload, soft-start, phase-fail detection, and thermal shutdown. The additional fail-safe over-voltage protection (OVP) feature protects against shorts to an intermediate voltage that, if undetected, could lead to catastrophic device failure. Advanced non-linear gain results in rapid, yet smooth response to line and load transient events. Special line-dropout handling avoids significant current disruption. Strong reduction of bias current when not switching during burst mode operation, improves stand-by performance.

# 6 Pin Configuration and Functions



#### **Pin Functions**

| Р      | IN  | I/O | DESCRIPTION                            |
|--------|-----|-----|----------------------------------------|
| NAME   | NO. | 1/0 | DESCRIPTION                            |
| AGND   | 6   | -   | Analog ground                          |
| BRST   | 9   | I   | Burst mode threshold input             |
| COMP   | 5   | 0   | Error amplifier output                 |
| CS     | 10  | I   | Current sense input                    |
| GDA    | 14  | 0   | Phase A gate driver output             |
| GDB    | 11  | 0   | Phase B gate driver output             |
| HVSEN  | 8   | I   | High voltage output sense              |
| PGND   | 13  | -   | Power ground                           |
| PHB    | 4   | I   | Phase B enable disable threshold input |
| TSET   | 3   | I   | Timing set                             |
| VCC    | 12  | -   | Bias supply input                      |
| VINAC  | 7   | I   | Input AC voltage sense                 |
| VSENSE | 2   | I   | Error amplifier input                  |
| VREF   | 15  | 0   | Voltage reference output               |
| ZCD_A  | 16  | I   | Phase A zero current detection input   |
| ZCD_B  | 1   | I   | Phase B zero current detection input   |



# 7 Specifications

# 7.1 Absolute Maximum Ratings

All voltages are with respect to GND,  $-40^{\circ}C < T_J = T_A < 125^{\circ}C$ , currents are positive into and negative out of the specified terminal, unless otherwise noted.

|                  |                                |                                                                                                             | MIN  | MAX       | UNIT |
|------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------|------|-----------|------|
|                  |                                | VCC <sup>(1)</sup>                                                                                          | -0.5 | 21        |      |
|                  |                                | COMP <sup>(2)</sup> , PHB, HVSEN <sup>(3)</sup> , VINAC <sup>(3)</sup> , VSENSE <sup>(3)</sup> , TSET, BRST | -0.5 | 7         |      |
|                  | Continuous input voltage       | ZCD_A, ZCD_B                                                                                                | -0.5 | 4         | V    |
|                  |                                | CS <sup>(4)</sup>                                                                                           | -0.5 | 3         |      |
|                  |                                | GDA, GDB <sup>(5)</sup>                                                                                     | -0.5 | VCC + 0.3 |      |
|                  |                                | VCC                                                                                                         |      | 20        |      |
|                  | Oraștinure incest coment       | ZCD_A, ZCD_B                                                                                                |      | ±5        | 0    |
|                  | Continuous input current       | GDA, GDB <sup>(5)</sup>                                                                                     | -25  | 25        | mA   |
|                  |                                | VREF                                                                                                        | -2   |           |      |
|                  | Peak input current             | CS                                                                                                          | -30  |           | mA   |
| TJ               | Operating junction temperature | •                                                                                                           | -40  | 125       | °C   |
| T <sub>SOL</sub> | Soldering 10 s                 |                                                                                                             |      | 260       | °C   |
| T <sub>stg</sub> | Storage temperature            |                                                                                                             | -65  | 150       | °C   |

(1) Voltage on VCC is internally clamped. VCC may exceed the continuous absolute maximum input voltage rating if the source is current limited below the absolute maximum continuous VCC input current level.

(2) In normal use, COMP is connected to capacitors and resistors and is internally limited in voltage swing.

(3) In normal use, VINAC, VSENSE, and HVSEN are connected to high-value resistors and are internally limited in negative-voltage swing. Although not recommended for extended use, VINAC, VSENSE, and HVSEN can survive input currents as high as -10mA from negative voltage sources, and input currents as high as +0.5mA from positive voltage sources.

(4) In normal use, CS is connected to a series resistor to limit peak input current during brief system line-inrush conditions. In these situations, negative voltage on CS may exceed the continuous absolute maximum rating.

(5) No GDA or GDB current limiting is required when driving a power MOSFET gate. However, a small series resistor may be required to damp resonant ringing due to stray inductance.

## 7.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatio discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 7.3 Recommended Operating Conditions

All voltages are with respect to GND,  $-40^{\circ}C < T_J = T_A < 125^{\circ}C$ , currents are positive into and negative out of the specified terminal, unless otherwise noted.

|                                                | MIN  | MAX                      | UNIT |
|------------------------------------------------|------|--------------------------|------|
| VCC input voltage from a low-impedance source  | 14   | 21                       | V    |
| VCC input current from a high-impedance source | 8    | 18                       | mA   |
| VINAC input voltage                            | 0    | 6                        | V    |
| VREF load current                              | 0    | -2                       | mA   |
| ZCD_A, ZCD_B series resistor                   | 20   | 80                       | kΩ   |
| TSET resistor to program PWM on-time           | 66.5 | 400                      | kΩ   |
| HVSEN input voltage                            | 0.8  | 4.5                      | V    |
| PHB Phase management threshold voltage         | 0    | 2                        | V    |
| BRST Burst mode threshold voltage              | 0    | V <sub>PHB</sub> - 0.6 V | V    |

## 7.4 Thermal Information

|                       |                                                             | UCC28064 |      |
|-----------------------|-------------------------------------------------------------|----------|------|
|                       | THERMAL METRIC                                              | SOIC (D) | UNIT |
|                       |                                                             | 16 PINS  |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance <sup>(1)</sup>       | 91.6     | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance <sup>(2)</sup>    | 52.1     | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance <sup>(3)</sup>         | 48.6     | °C/W |
| ΨJT                   | Junction-to-top characterization parameter <sup>(4)</sup>   | 14.9     | °C/W |
| Ψјв                   | Junction-to-board characterization parameter <sup>(5)</sup> | 48.3     | °C/W |

(1) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

(2) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(3) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(4) The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>0JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).

(5) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>0JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).

## 7.5 Electrical Characteristics

At VCC = 16 V, AGND = PGND = 0 V, VINAC = 3 V, VSENSE = 6 V, HVSEN = 3 V, PHB = 0V, BRST = 0V,  $R_{TSET}$  = 133 k $\Omega$ , all voltages are with respect to GND, all outputs unloaded,  $-40^{\circ}$ C <  $T_{J}$  =  $T_{A}$  < 125°C, and currents are positive into and negative out of the specified terminal, unless otherwise noted.

|                         | PARAMETER                           | TEST CONDITIONS                                      | MIN  | TYP   | MAX  | UNIT |
|-------------------------|-------------------------------------|------------------------------------------------------|------|-------|------|------|
| VCC BIAS SU             | PPLY                                |                                                      | I.   |       |      |      |
| VCC <sub>SHUNT</sub>    | VCC shunt voltage <sup>(1)</sup>    | I <sub>VCC</sub> = 10 mA                             | 22   | 24    | 26   | V    |
| I <sub>VCC(UVLO)</sub>  | VCC current, UVLO                   | VCC = 9.3 V prior to turn on                         |      | 125   | 200  | μA   |
| I <sub>VCC(stby)</sub>  | VCC current, disabled               | VSENSE = 0 V                                         |      | 150   | 210  | μA   |
| I <sub>VCC(on)</sub>    | VCC current, enabled                | VSENSE = 2 V                                         |      | 5     | 8    | mA   |
| I <sub>VCC(BURST)</sub> | VCC current burst mode no switching | V <sub>COMP</sub> < V <sub>BURST</sub>               |      | 650   | 850  | μΑ   |
| UNDERVOLT               | AGE LOCKOUT (UVLO)                  |                                                      | ц    |       |      |      |
| VCC <sub>ON</sub>       | VCC turnon threshold                | VCC rising                                           | 9.45 | 10.35 | 11.1 | V    |
| VCC <sub>OFF</sub>      | VCC turnoff threshold               | VCC falling                                          | 8.8  | 9.6   | 10.7 | V    |
| $\Delta VCC_{UVLO}$     | UVLO Hysteresis                     | VCC <sub>ON</sub> - VCC <sub>OFF</sub>               | 0.68 | 0.8   | 0.9  | V    |
| REFERENCE               | ·                                   |                                                      | L.   |       |      |      |
| V <sub>REF</sub>        | VREF output voltage, no load        | I <sub>VREF</sub> = 0 mA                             | 5.82 | 6.00  | 6.18 | V    |
| $\Delta V_{REF\_LOAD}$  | VREF change with load               | $0 \text{ mA} \le I_{\text{VREF}} \le -2 \text{ mA}$ | -6   | -1    |      | mV   |

(1) Excessive VCC input voltage and current will damage the device. This clamp will not protect the device from an unregulated bias supply. If an unregulated bias supply is used, a series-connected Fixed Positive-Voltage Regulator such as the UA78L15A is recommended. See the Absolute Maximum Ratings table for the limits on VCC voltage, current, and junction temperature.

## **Electrical Characteristics (continued)**

At VCC = 16 V, AGND = PGND = 0 V, VINAC = 3 V, VSENSE = 6 V, HVSEN = 3 V, PHB = 0V, BRST = 0V,  $R_{TSET}$  = 133 k $\Omega$ , all voltages are with respect to GND, all outputs unloaded,  $-40^{\circ}$ C <  $T_{J}$  =  $T_{A}$  < 125°C, and currents are positive into and negative out of the specified terminal, unless otherwise noted.

|                                   | PARAMETER                                                                   | TEST CONDITIONS                                                                      | MIN   | TYP   | MAX   | UNIT |
|-----------------------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-------|-------|-------|------|
| ∆V <sub>REF_VCC</sub>             | VREF change with VCC                                                        | 12 V ≤ VCC ≤ 20 V                                                                    |       | 2     | 10    | mV   |
| ERROR AMPLIFI                     | ER                                                                          |                                                                                      |       |       | ·     |      |
| /SENSEreg25                       | VSENSE input regulation voltage                                             | $T_A = 25^{\circ}C$                                                                  | 5.85  | 6     | 6.15  | V    |
| /SENSEreg                         | VSENSE input regulation voltage                                             |                                                                                      | 5.82  | 6     | 6.18  | V    |
| VSENSE                            | VSENSE input bias current                                                   | In regulation                                                                        | 50    | 100   | 150   | nA   |
| / <sub>ENAB</sub>                 | VSENSE enable threshold, rising                                             |                                                                                      | 1.15  | 1.25  | 1.35  | V    |
| V <sub>ENAB</sub>                 | VSENSE enable hysteresis                                                    |                                                                                      | 0.02  | 0.07  | 0.15  | V    |
| COMP_CLMP                         | COMP high voltage, clamped                                                  | VSENSE = VSENSEreg – 0.3 V                                                           | 4.70  | 4.95  | 5.10  | v    |
| COMP_CLMP                         | COMP low voltage, saturated                                                 | VSENSE = VSENSEreg + 0.3 V                                                           | 4.70  | 0.03  | 0.125 | V    |
| COMP_SAT                          | VSENSE to COMP                                                              | 0.99(VSENSEreg) < VSENSE <                                                           |       | 0.00  | 0.120 | v    |
| <b>J</b> M1                       | transconductance, small signal                                              | 1.01(VSENSEreg), COMP = 3 V                                                          | 40    | 55    | 70    | μS   |
| V <sub>SENSE_gM2_SINK</sub>       | VSENSE high-going threshold to<br>enable COMP large signal gain,<br>percent | Relative to VSENSEreg, COMP = 3 V                                                    | 3.25  | 5     | 6.75  | %    |
| V <sub>SENSE_gM2_SOUR</sub><br>CE | VSENSE low-going threshold to<br>enable COMP large signal gain,<br>percent  | Relative to VSENSEreg, COMP = 3 V                                                    | -6.75 | -5    | -3.25 | %    |
| 9m2_source                        | VSENSE to COMP<br>transconductance, large signal                            | VSENSE = VSENSEreg – 0.4 V , COMP = 3 V                                              | 210   | 290   | 370   | μS   |
| Jm2_sink                          | VSENSE to COMP<br>transconductance, large signal                            | VSENSE = VSENSEreg + 0.4 V, COMP = 3 V                                               | 210   | 290   | 370   | μS   |
| COMP_SOURCE_MA                    | COMP maximum source current                                                 | VSENSE = 5 V, COMP = 3 V                                                             | -170  | -125  | -80   | μΑ   |
| COMPDCHG                          | COMP discharge resistance                                                   | HVSEN = 5.2 V, COMP = 3 V                                                            | 1.6   | 2     | 2.4   | kΩ   |
| DODCHG                            | COMP discharge current during<br>Dropout                                    | VSENSE = 5 V, VINAC = 0.3 V, COMP = 1V                                               | 3.2   | 4     | 4.8   | μA   |
| / <sub>LOW_OV</sub>               | VSENSE overvoltage threshold, rising                                        | Relative to VSENSEreg                                                                | 6.5   | 8     | 9.5   | %    |
| VLOW_OV_HYST                      | VSENSE overvoltage hysteresis                                               | Relative to V <sub>LOW_OV</sub>                                                      | -3    | -2    | -1.5  | %    |
| / <sub>HIGH_OV</sub>              | VSENSE 2nd overvoltage threshold, rising                                    | Relative to VSENSEreg                                                                | 9.3   | 11    | 12.7  | %    |
| SOFT START                        |                                                                             |                                                                                      |       |       |       |      |
| V <sub>SSTHR</sub>                | COMP Soft-Start threshold, falling                                          | VSENSE = 1.5 V                                                                       | 10    | 23    | 35    | mV   |
| SS,FAST                           | COMP Soft-Start current, fast                                               | SS-state, V <sub>ENAB</sub> < VSENSE < VREF/2                                        | -170  | -125  | -80   | μA   |
| SS,SLOW                           | COMP Soft-Start current, slow                                               | SS-state, VREF/2 < VSENSE < 0.88VREF                                                 | -20   | -16   | -11.5 | µA   |
| K <sub>EOSS</sub>                 | VSENSE End-of-Soft-Start threshold factor                                   | Percent of VSENSEreg                                                                 | 96.5% | 98.3% | 99.8% | r    |
|                                   |                                                                             |                                                                                      |       |       |       |      |
| V <sub>HV_OV_FLT</sub>            | HVSEN threshold to overvoltage fault                                        | HVSEN rising                                                                         | 4.64  | 4.87  | 5.1   | V    |
| / <sub>HV_OV_CLR</sub>            | HVSEN threshold to overvoltage clear                                        | HVSEN falling                                                                        | 4.45  | 4.67  | 4.8   | V    |
| GATE DRIVE                        |                                                                             |                                                                                      | u     |       |       |      |
| / <sub>GDx_H</sub>                | GDA, GDB output voltage, high                                               | I <sub>GDA</sub> , I <sub>GDB</sub> = −100 mA                                        | 10.7  | 12.4  | 15    | V    |
| R <sub>GDx_H</sub>                | GDA, GDB on-resistance, high                                                | $I_{GDA}$ , $I_{GDB} = -100 \text{ mA}$                                              |       | 8.8   | 16.7  | Ω    |
| / <sub>GDx_L</sub>                | GDA, GDB output voltage, low                                                | $I_{GDA}$ , $I_{GDB} = 100 \text{ mA}$                                               |       | 0.18  | 0.32  | V    |
| GDx_L                             | GDA, GDB on-resistance, low                                                 | $I_{GDA}$ , $I_{GDB} = 100 \text{ mA}$                                               |       | 2     | 3.2   | Ω    |
| GDx_L                             | GDA, GDB output voltage high, clamped                                       | $VCC = 20 \text{ V}, \text{ I}_{\text{GDA}}, \text{ I}_{\text{GDB}} = -5 \text{ mA}$ | 11.8  | 13.5  | 15    | V    |
| GDx_H_VCCL                        | GDA, GDB output voltage high, low VCC                                       | VCC = 12 V, $I_{GDA}$ , $I_{GDB}$ = -5 mA                                            | 10    | 10.5  | 11.5  | V    |
| / <sub>GDx_L_UVLO</sub>           | GDA, GDB output voltage, UVLO                                               | VCC = 3.0 V, I <sub>GDA</sub> , I <sub>GDB</sub> = 2.5 mA                            |       | 100   | 200   | mV   |
| GDx_L_UVLO                        | Rise time                                                                   | $1 \text{ V to 9 V}, C_{\text{LOAD}} = 1 \text{ nF}$                                 |       | 18    | 30    | ns   |
| UDX_RISE                          |                                                                             | $9 \text{ V to 1 V, } C_{\text{LOAD}} = 1 \text{ nF}$                                |       | 10    |       | 110  |

## **Electrical Characteristics (continued)**

At VCC = 16 V, AGND = PGND = 0 V, VINAC = 3 V, VSENSE = 6 V, HVSEN = 3 V, PHB = 0V, BRST = 0V,  $R_{TSET}$  = 133 k $\Omega$ , all voltages are with respect to GND, all outputs unloaded,  $-40^{\circ}$ C <  $T_{J}$  =  $T_{A}$  < 125°C, and currents are positive into and negative out of the specified terminal, unless otherwise noted.

|                          | PARAMETER                                             | TEST CONDITIONS                                                                         | MIN    | TYP    | MAX    | UNIT |
|--------------------------|-------------------------------------------------------|-----------------------------------------------------------------------------------------|--------|--------|--------|------|
| ZERO CURREI              | NT DETECTOR                                           |                                                                                         |        |        |        |      |
| V <sub>ZCDx_TRIG</sub>   | ZCD_A, ZCD_B voltage threshold, falling               |                                                                                         | 0.8    | 1      | 1.2    | V    |
| V <sub>ZCDx_ARM</sub>    | ZCD_A, ZCD_B voltage threshold, rising                |                                                                                         | 1.5    | 1.7    | 1.9    | V    |
| V <sub>ZCDx_CLMP_H</sub> | ZCD_A, ZCD_B clamp, high                              | $I_{ZCD_A}$ = +2 mA, $I_{ZCD_B}$ = +2 mA                                                | 2.6    | 3      | 3.4    | V    |
| VZCDx_CLMP_L             | ZCD_A, ZCD_B clamp, low                               | $I_{ZCD_A} = -2 \text{ mA}, I_{ZCD_B} = -2 \text{ mA}$                                  | -0.40  | -0.2   | 0      | V    |
| ZCDx                     | ZCD_A, ZCD_B input bias current                       | ZCD_A = 1.4 V, ZCD_B = 1.4 V                                                            | -0.5   | 0      | 0.5    | μA   |
| ZCDx_DEL                 | ZCD_A, ZCD_B delay to GDA, GDB outputs                | From ZCD_x input falling to 1 V to respective gate drive output rising 10%              |        | 50     | 100    | ns   |
| ZCDx_BLNK                | ZCD_A, ZCD_B blanking time                            | From GDx rising and GDx falling <sup>(2)</sup>                                          |        | 100    |        | ns   |
| CURRENT SEM              | ISE                                                   |                                                                                         |        |        |        |      |
| I <sub>CS</sub>          | CS input bias current, dual-phase                     | At rising threshold                                                                     | -200   | -166   | -120   | μA   |
| V <sub>CS_DPh</sub>      | CS current-limit rising threshold, dual-phase         |                                                                                         | -0.22  | -0.2   | -0.18  | V    |
| V <sub>CS_SPh</sub>      | CS current-limit rising threshold, single-phase       | PHB = 6 V                                                                               | -0.183 | -0.166 | -0.149 | V    |
| V <sub>CS_RST</sub>      | CS current-limit reset falling threshold              |                                                                                         | -0.025 | -0.015 | -0.002 | V    |
| CS_DEL                   | CS current-limit response time                        | From CS exceeding threshold-0.05 V to GDx dropping 10%                                  |        | 60     | 100    | ns   |
| CS_BLNK                  | CS blanking time                                      | From GDx rising and falling edges                                                       |        | 100    |        | ns   |
| VINAC INPUT              |                                                       |                                                                                         |        |        |        |      |
| VINAC                    | VINAC input bias current, above brownout              | VINAC = 2 V                                                                             | -0.5   | 0      | 0.5    | μA   |
| V <sub>BOTHR</sub>       | VINAC brownout threshold                              |                                                                                         | 1.33   | 1.45   | 1.6    | V    |
| BODLY                    | VINAC brownout filter time                            | VINAC below the brownout detection threshold<br>for the brownout filter time            | 500    | 640    | 810    | ms   |
| BORST                    | VINAC brownout reset time                             | VINAC above the brownout threshold for the<br>brownout reset time after Brown out event | 300    | 450    | 600    | ms   |
| BOHYS                    | VINAC brownout hysteresis current                     | $VINAC = 1 V \text{ for } > t_{BODLY}$                                                  | 1.6    | 1.95   | 2.25   | μA   |
| V <sub>DODET</sub>       | VINAC dropout detection threshold                     | VINAC falling                                                                           | 0.310  | 0.35   | 0.38   | V    |
| DODLY                    | VINAC dropout filter time                             | VINAC below the dropout detection threshold for the dropout filter time                 | 3.5    | 5      | 7      | ms   |
| V <sub>DOCLR</sub>       | VINAC dropout clear threshold                         | VINAC rising                                                                            | 0.67   | 0.71   | 0.75   | V    |
| PULSE-WIDTH              | MODULATOR                                             |                                                                                         |        |        |        |      |
| Κ <sub>TL</sub>          | On-time factor, two phases operating, low VINAC_PK    | VINAC=1.6V, VCOMP=4V <sup>(3)</sup>                                                     | 3.0    | 4.15   | 5.3    | µs/V |
| К <sub>тн</sub>          | On-time factor, two phases operating, high VINAC_PK   | VINAC= 5V, VCOMP = $4V^{(3)}$                                                           | 0.36   | 0.43   | 0.5    | µs/V |
| K <sub>TSL</sub>         | On-time factor, single-phase operating, low VINAC_PK  | VINAC=1.6V, VCOMP = 1.5V, PHB = 2V <sup>(3)</sup>                                       | 6.1    | 8.3    | 10.5   | µs/V |
| K <sub>TSH</sub>         | On-time factor, single-phase operating, high VINAC_PK | VINAC= 5V, VCOMP = 1.5V, PHB=2V <sup>(3)</sup>                                          | 0.73   | 0.87   | 1.01   | µs/V |
|                          | Minimum Quitaking a spin d                            | $R_{TSET}$ = 133 k $\Omega$ , VCOMP = 0.3, VINAC = 3 V <sup>(3)</sup>                   | 1.05   | 1.5    | 1.95   |      |
| MIN                      | Minimum Switching period                              | $R_{TSET}$ = 266 k $\Omega$ , VCOMP = 0.3, VINAC = 3 V <sup>(3)</sup>                   | 1.0    | 1.18   | 1.35   | μs   |
| START                    | PWM restart time                                      | $ZCD_A = ZCD_B = 2 V^{(4)}$                                                             | 160    | 210    | 265    | μs   |
| tonmax_L                 | Maximum FET on time at low VINAC                      | VSENSE = 5.8 V, VINAC=1.6V                                                              | 15.1   | 20.4   | 26.2   | μs   |
|                          |                                                       |                                                                                         |        |        |        |      |

(2) ZCD blanking times are ensured by design.

(a) Gate drive on-time is proportional to (VCOMP – 0.125 V). The on-time proportionality factor, KT, scales linearly with the value of RTSET and is different in two-phase and single-phase modes. The minimum switching period is proportional to RTSET.

(4) An output on-time is generated at both GDA and GDB if both ZCDA and ZCDB negative-going edges are not detected for the restart time. In single-phase mode, the restart time applies for the ZCDA input and the GDA output.

Copyright © 2020, Texas Instruments Incorporated

STRUMENTS www.ti.com

XAS

## **Electrical Characteristics (continued)**

At VCC = 16 V, AGND = PGND = 0 V, VINAC = 3 V, VSENSE = 6 V, HVSEN = 3 V, PHB = 0V, BRST = 0V,  $R_{TSET}$  = 133 k $\Omega$ , all voltages are with respect to GND, all outputs unloaded,  $-40^{\circ}$ C <  $T_{J}$  =  $T_{A}$  < 125°C, and currents are positive into and negative out of the specified terminal, unless otherwise noted.

|                          | PARAMETER                                                 | TEST CONDITIONS                     | MIN  | TYP  | MAX  | UNIT |
|--------------------------|-----------------------------------------------------------|-------------------------------------|------|------|------|------|
| t <sub>onmax_sl</sub>    | Maximum FET on time at low VINAC, Single Phase operation. | VSENSE = 5.8V, VINAC=1.6V, PHB = 6V | 11.8 | 16   | 20.2 | μs   |
| t <sub>ONMAX_SH</sub>    | Maximum FET on time at low VINAC, single phase operation  | VSENSE = 5.8V, VINAC=5 V, PHB = 6V  | 1.37 | 1.66 | 1.95 | μs   |
| ∆t <sub>ONMAX_AB_L</sub> | Phase B to phase A on-time matching error                 | VSENSE = 5.8 V, VINAC=1.6V          | -6   |      | 6    | %    |
| ∆t <sub>ONMAX_AB_H</sub> | Phase B to phase A on-time matching error                 | VSENSE = 5.8 V, VINAC= 5V           | -6   |      | 6    | %    |
| $\Delta V_{BRST_HYST}$   | BRST Hysteresis, COMP voltage rising                      | BRST = 1V, VINAC = 1.5 V            | 30   | 50   | 70   | mV   |
| $\Delta V_{PHB_HYST}$    | PHB Hysteresis COMP voltage<br>rising                     | PHB = 3V, VINAC = 2.5 V             | 80   | 150  | 210  | mV   |
| I <sub>PHB_RANGE</sub>   | PHB pin sourced current when high input voltage           | VINAC = 3.75V, PHB = 2V             | 2    | 3    | 4.1  | μΑ   |
| I <sub>BRST_RANGE</sub>  | BRST pin sourced current when<br>high input voltage       | VINAC = 3.75V, BRST = 2V            | 2    | 3    | 4.1  | μΑ   |
| VVINAC_RANGE_THF         | VINAC range falling threshold                             | PHB = 2V, BRST = 2V                 | 2.95 | 3.15 | 3.3  | V    |
| $\Delta V_{INAC_RANGE}$  | VINAC range Hysteresis at rising edge                     | PHB = 2V, BRST=2V                   | 300  | 350  | 400  | mV   |
| THERMAL SHUTE            | DOWN                                                      |                                     |      |      |      |      |
| T <sub>J_SD</sub>        | Thermal shutdown temperature                              | Temperature rising <sup>(5)</sup>   |      | 160  |      | °C   |
| T <sub>J_RST</sub>       | Thermal restart temperature                               | Temperature falling <sup>(5)</sup>  |      | 140  |      | °C   |

(5) Thermal shutdown occurs at temperatures higher than the normal operating range. Device performance above the normal operating temperature is not specified or assured.



## 7.6 Typical Characteristics

 $V_{VCC} = 16 \text{ V}, V_{AGND} = V_{PGND} = 0 \text{ V}, V_{VINAC} = 3 \text{ V}, V_{VSENSE} = 6 \text{ V}, V_{HVSEN} = 3 \text{ V}, V_{PHB} = 0 \text{ V}, R_{TSET} = 133 \text{ k}\Omega$ ; all voltages are with respect to GND, all outputs unloaded,  $T_J = 25^{\circ}$ C, and currents are positive into and negative out of the specified terminal, unless otherwise noted.





# **Typical Characteristics (continued)**

 $V_{VCC}$  = 16 V,  $V_{AGND}$  =  $V_{PGND}$  = 0 V,  $V_{VINAC}$  = 3 V,  $V_{VSENSE}$  = 6 V,  $V_{HVSEN}$  = 3 V,  $V_{PHB}$  = 0 V,  $R_{TSET}$  = 133 k $\Omega$ ; all voltages are with respect to GND, all outputs unloaded,  $T_J$  = 25°C, and currents are positive into and negative out of the specified terminal, unless otherwise noted.





## **Typical Characteristics (continued)**

 $V_{VCC}$  = 16 V,  $V_{AGND}$  =  $V_{PGND}$  = 0 V,  $V_{VINAC}$  = 3 V,  $V_{VSENSE}$  = 6 V,  $V_{HVSEN}$  = 3 V,  $V_{PHB}$  = 0 V,  $R_{TSET}$  = 133 k $\Omega$ ; all voltages are with respect to GND, all outputs unloaded,  $T_J$  = 25°C, and currents are positive into and negative out of the specified terminal, unless otherwise noted.



## **Typical Characteristics (continued)**

 $V_{VCC}$  = 16 V,  $V_{AGND}$  =  $V_{PGND}$  = 0 V,  $V_{VINAC}$  = 3 V,  $V_{VSENSE}$  = 6 V,  $V_{HVSEN}$  = 3 V,  $V_{PHB}$  = 0 V,  $R_{TSET}$  = 133 k $\Omega$ ; all voltages are with respect to GND, all outputs unloaded,  $T_J$  = 25°C, and currents are positive into and negative out of the specified terminal, unless otherwise noted.





## 8 Detailed Description

## 8.1 Overview

Transition mode (TM) control is a popular choice for the boost power factor correction topology at lower power levels. Some advantages of this control method are its lower complexity in achieving high power factor and because lower cost boost diode with higher reverse recovery current specification may be used. In TM control MOSFET is turned on always when no current is flowing into diode. Interleaved Transition Mode Control retains this benefit and generally extends the applicability up to much higher power levels while simultaneously conferring the interleaving benefits of reduced input and output ripple current and system thermal optimization.

To reduce the overall power supply size and improve the power density, the switching frequency needs to be increased to shrink the inductor size. With higher switching frequency, further EMI fitler size reduction is possible. The UCC28065 is designed to provide higher switching frequency capability comparing with its earlier generations, with up to 800-kHz maximum switching frequency.

In UCC28065, burst mode was introduced respect its predecessor (UCC28063) to achieve higher efficiency in light load conditions. Input voltage feed-forward and threshold adjustment is also available to ensure the user can optimize performance across line and load conditions. When operating single phase on time of the switching phase is doubled with the purpose of compensating the missing power from the not switching phase. In this way for the same COMP value the converter should provide the same output power regardless if operating single phase mode or dual phase mode. Unfortunately this is not always the case. Component variations and MOSFETs turn-off delay can lead to big differences (for the same COMP voltage) in the output power delivery. The *Phase Management and Light-Load Operation* section will discuss some ways to deal with the variations.

Line voltage feed-forward compensation provides several benefits: it maintains constant bandwidth of the control loop versus line voltage variation, avoids high current in the MOSFETs, inductors, and line filter when line transitions from low to high happens, and helps to keep simple Phase Management control because the COMP pin voltage is almost proportional to Load. Burst Mode enables high efficiency at light load and soft-on and soft-off in burst mode reduces risk of audible noise. The optimal load current at which the converter should enter burst mode can be different for different input voltages. These thresholds can be customized by the user.

Interleaving control and phase management facilitates high efficiency 80+ and Energy Star designs with reduced input and output ripple. The Natural Interleaving method allows TM operation and achieves 180 degrees between the phases by On-time management. Moreover Natural interleaving method does not rely on tight tolerance requirements on the inductors. Negative current sensing is implemented on the total input current instead of just the MOSFET current which prevents MOSFET switching during inrush surges or in any mode where the inductor current may enter in continuous conduction mode (CCM). This prevents reverse recovery conduction events between the MOSFET and output rectifier.

Independent output voltage sense circuits with their separate fault management behaviors provide a high degree of redundancy against PFC stage over-voltage. Brownout, over voltage protection on HVSEN pin (HVSENSE OV), under voltage lockout (UVLO), and device over-temperature faults will all cause a complete Soft-Start cycle. Other faults such as short duration AC Drop-Out, minor over-voltage or cycle-by-cycle over-current cause a live recovery process to initiate by pulling down the COMP pin or by terminating the pulses early.

The error amplifier transconductance is designed to allow smaller compensation components and optimum transient response for large changes in line or load. The Soft-Start process is carefully optimized. A complete Soft-Start is implemented. It is dependent on the output voltage sense to speed up start-up from low AC line and to minimize the effect of excessive capacitance on the COMP pin during start-up into no-load. If some faults events are triggered COMP pin is fast pulled down to zero. This complete discharge of COMP aids with preventing excessive currents on recovery from an AC Brown-Out event.

UCC28065 SLUSDW0B-MAY 2020-REVISED MAY 2020



www.ti.com

## 8.2 Functional Block Diagram



Copyright © 2019, Texas Instruments Incorporated

#### 8.3 Feature Description

#### 8.3.1 Principles of Operation

The UCC28065 device contains the control circuits for two parallel-connected boost pulse-width modulated (PWM) power converters. The boost PWM power converters ramp current in the boost inductors for a time period proportional to the voltage on the error amplifier output (COMP pin). Each power converter then turns off the power MOSFET until current in the boost inductor decays to zero (as sensed on the zero current detection inputs, ZCD\_A and ZCD\_B). After the inductor demagnetizes, the power converter starts another cycle. This cycle process produces a triangular waveform of current, with peak current set by the on-time and the instantaneous power mains input voltage,  $V_{IN}(t)$  value, as shown in Equation 1.

$$I_{\text{PEAK}}(t) = \frac{V_{\text{IN}}(t) \times T_{\text{ON}}}{L}$$
(1)

The average line current is exactly equal to half of the peak line current, as shown in Equation 2.

$$I_{AVG}(t) = \frac{V_{IN}(t) \times T_{ON}}{2 \times L}$$
(2)

When the  $t_{ON}$  and L values are essentially constant during an AC-line period, the resulting triangular current waveform during each switching cycle has an average value proportional to the instantaneous value of the rectified AC-line voltage. This architecture results in a resistive input impedance characteristic at the line frequency and a near-unity power factor.

#### 8.3.2 Natural Interleaving

Under normal operating conditions, the UCC28065 device regulates the relative phasing of the channel A and channel B inductor currents to be approximately 180°. This greatly reduces the switching-frequency ripple currents seen at the line-filter and output capacitors, compared to the ripple current of each individual converter. This design allows a reduction in the size and cost of input and output filtering. The phase-control function differentially modulates the on-times of the A and B channels based on their phase and frequency relationship. The Natural Interleaving method allows the converter to achieve 180° phase-shift and transition-mode operation for both phases without tight requirements on boost inductor tolerance.

Ideally, the best current-sharing is achieved when both inductors are exactly the same value. Typically the inductances are not the same, so the current-sharing of the A and B channels is proportional to the inductor tolerance. Also, switching delays and resonances of each channel typically differ slightly, and the controller allows some necessary phase-error deviation from 180° to maintain equal switching frequencies. Optimal phase balance occurs if the individual power stages and the on-times are well matched. Mismatches in inductor values do not affect the phase relationship.

Interleaving may not be ideal under all conditions. In particular a loss of interleaving may be experienced at light loads near the zero crossings. In some cases there may be insufficient current to trigger a large enough signal to trip the zero crossing detectors. In addition the turn off delay in the MOSFET may dominate the overall on-time at very light loads. This creates a very limited ability for the controller to correct for phase errors in the system.

16

# Feature Description (continued)

# 8.3.3 On-Time Control, Maximum Frequency Limiting, Restart Timer and Input Voltage Feed-Forward compensation

Gate-drive on-time varies proportionately with the error-amplifier output voltage ( $V_{COMP}$ ) and inversely proportional to the squared value of the peak of the rectified input voltage sensed through VINAC pin as stated by Equation 3. In Equation 3 it is shown that the on-time is inversely proportionally to the value of resistor  $R_{TSET}$  connected between pin TSET and pin AGND. In order to calculate on-time, Equation 4 can be used. Parameter  $K_T$  is function of the rectified peak input voltage sensed by pin VINAC as reported in graph of Figure 16. In this graph three curves are reported for three different values of  $R_{TSET}$ . Two values of parameter  $K_T$  are reported in Electrical Characteristics the electrical specs table for two values of VINAC:  $K_{TL}$  and  $K_{TH}$  corresponding at the VINAC = 1.6V and VINAC = 5V and  $R_{TSET} = 133k\Omega$ . Because voltage on VINAC is proportional to the line rectified voltage, for  $t_{ON}$  calculation purposes we refer to the peak value of this voltage that is obtained through an internal peak detect.  $K_T$  is inversely proportional to the squared value of VINAC peak value so it is the  $t_{ON}$  time realizing the so called voltage feed-forward compensation. The Voltage Feed-forward function modifies the MOSFET on time according to line voltage so, ideally output power delivered does not change if line voltage changes. When operating in single phase mode  $K_T$  is called  $K_{TS}$  and its value is doubled.

$$t_{ON} \propto \frac{V_{COMP} - 125mV}{V_{INAC_{PK}}^2 \times R_{TSET}}$$

The COMP pin voltage value is clamped at 4.95 V, so the maximum on time can be calculated by Equation 4.

$$t_{ON} = (V_{COMP} - 125mV) \times K_T$$

Figure 16 shows the values of  $K_T$  versus the peak voltage value on VINAC pin.

The maximum switching frequency of each phase is limited by minimum-period timers. If the inductor current decays to zero before the minimum-period timer elapses, the next turn on will be delayed, resulting in discontinuous phase current. As illustrated in Figure 17, when the ZCD signal arrives before the minimum period expires, the ZCD signal is ignored and the controller waits for the next ZCD signal after the minimum period expires to turn on the switch. The minimum switching period,  $t_{MIN}$ , is inversely proportional to the time-setting resistor  $R_{TSET}$  (the resistor from the TSET pin to ground). The typical  $t_{MIN}$  as a function of TSET pin resistor value is shown in Figure 1. The UCC28065 device doubles the clamping frequency compared with UCC28064A. For more detailed comparison between UCC28065 and UCC28064A, refer to the application note "Convert UCC28064A EVM to Higher Switching Frequency Using UCC28065".





(3)

(4)



## Feature Description (continued)



Figure 17. UCC28065 Frequency Clamp

A restart timer ensures starting under all circumstances by restarting both phases if the ZCD input of either phase has not transitioned from high-to-low within approximately 210 µs.

#### 8.3.4 Zero-Current Detection and Valley Switching

In transition-mode PFC circuits, the MOSFET turns on when the boost inductor current reaches zero. Because of the resonance between the boost inductor and the parasitic capacitance at the MOSFET drain node, part of the energy stored in the MOSFET junction capacitor can be recovered, reducing switching losses. Furthermore, when the rectified input voltage is less than half of the output voltage, all the energy stored in the MOSFET junction capacitor can be recovered and zero-voltage switching (ZVS) can be realized. By adding an appropriate delay, the MOSFET can be turned on at the valley of its resonating drain voltage (valley-switching). In this way, the energy recovery can be maximized and switching loss is minimized.

The optimal time delay is generally derived empirically, but a good starting point is a value equal to 25% of the resonant period of the drain circuit. The delay can be realized by a simple RC filter, as shown in Figure 18, but the delay time increases slightly as the input voltage nears the output voltage. Because the ZCD pin is internally clamped, a more accurate delay can also be realized by using the circuit shown in Figure 19.

Copyright © 2020, Texas Instruments Incorporated



# Feature Description (continued)







Figure 19. More Accurate Time Delay Circuit



#### Feature Description (continued)

#### 8.3.5 Phase Management and Light-Load Operation

It is challenging to maintain high efficiency under all loading conditions. When operating in light-load, switching losses may dominate over conduction losses and the efficiency may be improved if one phase is turned off. Turning off a phase at light load is especially valuable for meeting light-load efficiency standards. This is a major benefit of interleaved PFC and it is especially valuable for meeting 80+ design requirements.

In order to ensure smooth operation when removing or adding a phase, some additional considerations are required. When the number of phases operating is changed from 2 to 1 the overall switching frequency is reduced by a factor of 2. If everything else is held constant this will also reduce the energy delivered to the load by a factor of 2. In order to maintain the same power delivery to the output, it is necessary to increase the on-time when performing such a transition. A similar situation exists when a phase is added. In other words, when going from 1 phase to 2 phases, the on-time should decrease in order to have smooth continuous power delivery. If everything is ideal, the amount by which the system has to increase/decrease the on-time is a factor of 2. Since 1 phase needs to deliver twice the energy as each phase when both phases are operating, doubling the on-time would seem to make the most sense (or cutting it in half if going from 1 phase to 2 phases). While this works well in many cases there are real world examples where this fails to provide a sufficiently smooth phase shedding/adding operation. In order to resolve this conflict the circuit in Figure 20 can be utilized to program a custom on-time for both 1 phase and 2 phase operation. The circuit operates by monitoring the gate drive of phase 2 (GDB). When this signal is active the resistor  $R_{TSET}$  and  $R_{TSET}$  II. The capacitors  $C_{FIL}$  and  $C_{HOLD}$  can be adjusted to set up custom delays in the phase shedding/adding process.



Figure 20. External circuit for Enhanced Phase Shedding

In the case where the 2x factor is sufficient, the UCC28065 can manage this phase shedding/adding process without the need of the circuit in Figure 20. The PHB input can be used to set the load value when the UCC28065 has to operate in single-phase mode. The UCC28065 internally compares the voltage fed to PHB pin with the COMP pin voltage. If COMP is below PHB channel B will stop switching and the channel A on-time will automatically double to compensate the missing power from channel B. When operating in single phase mode in order to avoid risk of inductor saturation an internal clamp ensures the on time never can exceed the maximum on-time you will have when operating in dual phase mode. The device will resume dual-phase mode when the COMP pin voltage exceeds PHB voltage plus the PHB hysteresis. In order to avoid voltage ripple on the COMP pin causing the system to oscillate between one and two phases a time delay filter is present. In order to change from normal operation to single phase mode the COMP voltage should stay below PHB pin voltage for 14 line half cycles. The filter does not apply for the opposite transition. When the COMP pin voltage exceeds PHB pin voltage plus the hysteresis, channel B is immediately turned on and the channel A on-time is halved.

At start up, the output voltage can be very close to the peak line voltage. The inductor current value during the off time will decrease very slowly and it is possible systems will operate in CCM for a few switching cycles. In order to avoid high current, during soft start, the system is forced to work with both phases on even if the COMP pin voltage is below PHB pin voltage. In two phase mode the on-time of each phase is one half of the on time of phase A when Phase B is off so this mitigates the risk of high CCM currents.

Copyright © 2020, Texas Instruments Incorporated

**UCC28065** 

SLUSDW0B-MAY 2020-REVISED MAY 2020

TEXAS INSTRUMENTS

www.ti.com

## Feature Description (continued)











## Feature Description (continued)

The voltage on the PHB pin can be set using a simple resistor divider connected to the V<sub>REF</sub> pin. Another important feature, that allows optimization of phase management is that it is possible to set different thresholds wether the PFC input voltage is in the range of 90 to 132 V<sub>RMS</sub> (US mains) or in the range of 180 to 265 V<sub>RMS</sub> (European mains). If the peak voltage sensed by the V<sub>INAC</sub> pin exceeds 3.5V the converter assumes that the input voltage is in the range of 180 to 265 V<sub>RMS</sub> and starts sourcing from PHB a small current (3µA typically) that increases the voltage on PHB pin.





Use Equation 5 and Equation 6 to calculate PHB thresholds.

$$V_{PHB\_LR} = \frac{R_D}{R_U + R_D} \times V_{REF}$$

$$V_{PHB\_HR} = \frac{R_D}{R_U + R_D} \times V_{REF} + \frac{R_D \times R_U}{R_D + R_U} \times I_{PHB\_RANGE}$$
(5)
(6)

The load value at which the system moves between single phase and dual phase modes of operation is part of the system specification. The formulas to calculate resistor divider resistance values that allows us to get the desired thresholds are reported below.

$$R_{U} = \frac{\Delta V_{PHB} \times V_{REF}}{V_{PHB\_LR} \times I_{PHB\_RANGE}}$$

$$R_{D} = \frac{\Delta V_{PHB} \times V_{REF}}{\left(V_{REF} - V_{PHB\_LR}\right) \times I_{PHB\_RANGE}}$$
(7)

where

- $R_D$  is the lower resistor of the resistor divider that provides voltage to PHB pin that is supplied by  $V_{REF}$
- $R_U$  is the upper resistor of the resistor divider. (8)  $\Delta V_{PHB} = V_{PHB\_HR} - V_{PHB\_LR}$  (9)



## Feature Description (continued)

PHB thresholds are selected by the user according to the load value where they want to turn off Phase B. So assuming we want to turn off Phase B when the load goes below  $P_{OUT\_PHB}$  we can calculate the threshold using Equation 10. We can use the same equation in order to calculate the two thresholds  $V_{PHB\_HR}$  and  $V_{PHB\_LR}$  once provided the two different load values, for US range and EU range where Phase B has to be turned off. Of course main EU range PHB\_OFF load value has to be greater than main US range PHB\_OFF load value. A reasonable range of load values is from 20% to 30% of converter rated power.

$$V_{\text{PHB}} = \frac{4.825 \text{V}}{\text{V}_{\text{REF}}} \times \frac{P_{\text{OUT(PHB)}}}{P_{\text{OUT(MAX)}}} + 125 \text{mV}$$
(10)

When the COMP voltage goes below the burst mode threshold the device is forced to work in single phase mode so if the COMP pin voltage drops below the burst threshold it is possible that the time delay filtering is not respected. Moreover it is recommended that PHB pin voltage is at least 600mV higher than BRST pin voltage.



#### Feature Description (continued)

#### 8.3.6 Burst Mode Operation

To further improve light load efficiency burst mode operation can be used. In this case the burst mode threshold is fed to BRST pin by an external source that could be a simple resistor divider connected to the  $V_{REF}$  pin. If COMP pin voltage goes below the BRST pin voltage the converter stops switching. When the COMP voltage exceeds BRST pin voltage plus hysteresis, the converter restarts switching.

In order to have a smooth transition between switching and not switching and vice-versa burst soft-on and burst soft-off features are added. So when the COMP voltage goes below BRST voltage switching is not stopped immediately, but there will be eight additional switching cycles where FET on time is decreased gradually. In similar way when COMP voltage exceeds BRST voltage plus hysteresis a soft-on period occurs where the on time is increased gradually to a value that corresponds to the present COMP voltage in eight switching cycles.

When the load decreases the device is intended to operate in single phase mode starting from 35% to 15% of rated load and goes to burst mode at lower load values when single phase operation is activated. If the PHB threshold is lower than the Burst mode threshold, single phase operation is forced during soft-on and soft-off periods of burst mode.

Similar to the PHB feature the burst mode threshold has two different levels depending if the PFC input voltage is in the range of 90 to 132  $V_{RMS}$  (US main) or in the range of 180 to 265  $V_{RMS}$  (European main). If the peak voltage on VINAC pin peak voltage exceeds 3.5 V (typ.) a small current (3  $\mu$ A typically) is provided from BRST pin. If a resistor divider is used to set the BRST pin voltage this current will raise the voltage.

Use Equation 11 and Equation 12 to calculate the resistor divider that sets the Burst Mode thresholds. These equations are identical to the equations used to calculate the PHB resistor divider.

R<sub>U</sub> and R<sub>D</sub> are the upper and the lower resistence of the resistor divider connected to VREF pin.

$$R_{U} = \frac{\Delta V_{BRST} \times V_{REF}}{V_{BRST\_LR} \times I_{BRST\_RANGE}}$$
(11)  

$$R_{D} = \frac{\Delta V_{BRST} \times V_{REF}}{\left(V_{REF} - V_{BRST\_LR}\right) \times I_{BRST\_RANGE}}$$
(12)

#### 8.3.7 External Disable

The UCC28065 can be externally disabled by pulling the VSENSE pin to ground with an open-drain or opencollector driver. When disabled, the device supply current drops significantly and COMP is actively pulled low. This disable method forces the device into standby mode and minimizes its power consumption. When VSENSE is released, the device enters soft-start mode.

FXAS

**ISTRUMENTS** 

## Feature Description (continued)

#### 8.3.8 Improved Error Amplifier

The voltage error amplifier is a transconductance amplifier. Voltage-loop compensation is connected from the error amplifier output, COMP, to analog ground, AGND. The recommended Type-II compensation network is shown in Figure 24. For loop-stability purposes, the compensation network values are calculated based on small-signal perturbations of the output voltage using the nominal transconductance (gain) of 55  $\mu$ S.



Figure 24. Transconductance Error Amplifier With Typical Compensation Network

To improve the transient response to large perturbations, the error amplifier gain increases by a factor of around 5X when the error amplifier input deviates more than  $\pm 5\%$  from the nominal regulation voltage, VSENSEreg. This increase allows faster charging and discharging of the compensation components following sudden load-current increases or decreases.



Basic voltage error amplifier transconductance curve showing small-signal and large-signal gain sections, with maximum current limitations.

#### Figure 25. Basic Voltage-Error Amplifier Transconductance Curve



#### Feature Description (continued)

#### 8.3.9 Soft Start

Soft-start is a process for boosting the output voltage of the PFC converter from the peak of the ac-line input voltage to the desired regulation voltage under controlled conditions. Instead of a dedicated soft-start pin, the UCC28065 uses the voltage error amplifier as a controlled current source to increase the PWM duty-cycle by way of increasing the COMP voltage. To avoid excessive start-up time-delay when the ac-line voltage is low, a higher current is applied until VSENSE exceeds 3 V at which point the current is reduced to minimize the tendency for excess COMP voltage at no-load start-up.

The PWM gradually ramps from zero on-time to normal on-time as the compensation capacitor from COMP to AGND charges from zero to near its final value. This process implements a soft-start, with timing set by the output current of the error amplifier and the value of the compensation capacitors. Soft-start ends when VSENSE pin voltage exceeds 95% of VSENSEreg. During soft-start the device will operate with both phases on and even if the COMP voltage is below the BRST pin voltage the device will not stop switching. In the event of a HVSEN failsafe OVP, brownout, external-disable, UVLO fault, or other protection faults, COMP is actively discharged and the UCC28065 will soft-start after the triggering event is cleared. Even if a fault event happens very briefly, the fault is latched into the soft-start state and soft-start is delayed until COMP is fully discharged to 20 mV and the fault is cleared. See Figure 26 for details on the COMP current. See Figure 27 which illustrates an example of typical system behavior during soft-start.



Expanded COMP output current curve including voltage error amplifier transconductance and modifications applicable to soft-start and overvoltage conditions.





# Feature Description (continued)



Figure 27. Soft-Start Timing with System Behavior



#### Feature Description (continued)

#### 8.3.10 Brownout Protection

As the power line RMS voltage decreases, RMS input current must increase to maintain a constant output voltage for a specific load. Brownout protection helps prevent excess system thermal stress (due to the higher RMS input current) from exceeding a safe operating level. Power-line voltage is sensed at VINAC pin. When the VINAC fails to exceed the brownout threshold for the brownout filter time (t<sub>BODLY</sub>), a brownout condition is detected and both gate drive outputs are turned off. During brownout, COMP is actively pulled low and soft-start condition is initiated. When VINAC rises above the brownout threshold, the power stage soft-starts as COMP rises with controlled current.

The brownout threshold and its hysteresis are set by the voltage-divider ratio and resistor values. Brownout protection is based on VINAC peak voltage; the threshold and hysteresis are also based on the line peak voltage. Hysteresis is provided by a 2-µA current-sink (IBOHYS) enabled whenever Brownout protection is activated. As soon as the Brownout protection is activated an additional timer is started that counts the t<sub>BORST</sub> time. During this time the device is forced to stay in a Brownout condition. So, during tBORST time, the device is not allowed to switch, COMP is pulled low and the 2-μA current sink (I<sub>BOHYS</sub>) is active regardless of the voltage on VINAC pin. After t<sub>BORST</sub> is elapsed the device can exit from Brownout condition only if VINAC pin exceeds V<sub>BOTHR</sub> threshold. When the device operates in burst mode, several blocks inside the IC are turned off to reduce IC current consumption. The Brownout management block is also turned off. Each time the system stops switching, because of burst mode, the Brownout filter timer is reset. So if the system is operating in burst mode, the Brownout protection, generally is not triggered. The main purpose of Brownout is to avoid excess system thermal stress. When the system is operating in burst-mode the load is low enough to avoid thermal stress. The peak VINAC voltage can be easily translated into an RMS value. Example resistor values for the voltage divider are 8.61 M $\Omega$  ±1% from the rectified input voltage to VINAC and 133 k $\Omega$  ±1% from VINAC to ground. These resistors set the typical thresholds for RMS line voltages, as shown in Table 1.

#### Table 1. Brownout Thresholds (For Conditions Stated in the Text)

| THRESHOLD | AC-LINE VOLTAGE (RMS) |  |  |
|-----------|-----------------------|--|--|
| Falling   | 67 V                  |  |  |
| Rising    | 81 V                  |  |  |

Equation 13 and Equation 14 can be used to calculate the VINAC divider-resistors values based on desired brownout and brown-in voltage levels. V<sub>AC\_OK</sub> is the desired RMS turnon voltage, V<sub>AC\_BO</sub> is the desired RMS turnoff brownout voltage, and VLOSS is total series voltage drop due to wiring, EMI-filter, and bridge-rectifier impedances at V<sub>AC BO</sub>. V<sub>BOTHR</sub>, and I<sub>BOHYS</sub> are found in Electrical Characteristics.

$$R_{A} = \frac{\sqrt{2} \times \left(V_{AC_{OK}} - V_{AC_{BO}}\right)}{I_{BOHYS}}$$

$$R_{B} = \frac{R_{A}}{\frac{\sqrt{2}V_{AC_{BO}} - V_{LOSS}}{V_{BOTHR}} - 1}$$
(13)
(14)

When standard values for the VINAC divider-resistors RA and RB are selected, the actual turn-on and brownout threshold RMS voltages for the ac-line can be back-calculated with Equation 15 and Equation 16:

$$V_{AC_{BO}} = \frac{1}{\sqrt{2}} \times \left[ \left( 1 + \frac{R_A}{R_B} \right) \times V_{BOTHR} + V_{LOSS} \right]$$

$$V_{AC_{OK}} = \frac{1}{\sqrt{2}} \times \left[ \left( 1 + \frac{R_A}{R_B} \right) \times V_{BOTHR} + R_A \times I_{BOHYS} \right]$$
(15)
(16)

An example of the timing for the brownout function is illustrated in Figure 28.

(16)

Copyright © 2020, Texas Instruments Incorporated



#### 8.3.11 Line Dropout Detection

( n

It is often the case that the AC-line voltage momentarily drops to zero or nearly zero, due to transient abnormal events affecting the local AC-power distribution network. Referred to as AC-line dropouts (or sometimes as linedips) the duration of such events usually extends to only 1 or 2 line cycles. During a dropout, the down-stream power conversion stages depend on sufficient energy storage in the PFC output capacitance, which is sized to provide the ride-through energy for a specified hold-up time. Typically while the PFC output voltage is falling, the voltage-loop error amplifier output rises in an attempt to maintain regulation. As a consequence, excess duty-cycle is commanded when the AC-line voltage returns and high peak current surges may saturate the boost inductors with possible overstress and audible noise.

The UCC28065 incorporates a dropout detection feature which suspends the action of the error amplifier for the duration of the dropout. If the VINAC voltage falls below 0.35 V for longer than 5 ms, a dropout condition is detected and the error amplifier output is turned off. In addition, a 4-µA pull down current is applied to COMP to gently discharge the compensation network capacitors. In this way, when the AC-line voltage returns, the COMP voltage (and corresponding duty-cycle setting) remains very near or even slightly below the level it was before the dropout occurred. Current surges due to excess duty-cycle, and their undesired attendant effects, are avoided. The dropout condition is cancelled and the error amplifier resumes normal operation when VINAC rises above 0.71 V.

Based on the VINAC divider-resistor values calculated for Brownout in the previous section, the input RMS voltage thresholds for dropout detection  $V_{AC_{DO}}$  and dropout clearing  $V_{DO_{CLR}}$  can be determined using Equation 17 and Equation 18, below.

$$V_{AC\_DO} = \frac{V_{DODET} \left( \frac{R_A}{R_B} + 1 \right) + V_{LOSS}}{\sqrt{2}}$$
(17)  
$$V_{DO\_CLR} = \frac{V_{DOCLR} \left( \frac{R_A}{R_B} + 1 \right) + V_{LOSS}}{\sqrt{2}}$$
(18)



Avoid excessive filtering of the VINAC signal, or dropout detection may be delayed or defeated. An RC timeconstant of  $\leq$  100 s. should provide good performance. Figure 29 shows an example of the timing for the dropout function.



Figure 28. AC-Line Brownout Timing and System Behavior





Figure 29. AC-Line Dropout Timing With Illustrative System Behavior



#### 8.3.12 VREF

VREF is an output which supplies a well-regulated reference voltage to circuits within the device as well as serving as a limited source for external circuits. This output must be bypassed to GND with a low-impedance 0.1- $\mu$ F or larger capacitor placed as close to the VREF and GND pins as possible. Current draw by external circuits should not exceed 2mA and should not be pulsing.

The VREF output is disabled under the following conditions: when VCC is in UVLO, or when VSENSE is below the Enable threshold. This output can only source current and is unable to accept current into the pin.

## 8.3.13 VCC

VCC is usually connected to a bias supply of between 14 V and 21 V. To minimize switching ripple voltage on VCC, it should be bypassed with a low-impedance capacitor as close to the VCC and GND pins as possible. The capacitance should be sized to adequately decouple the peak currents due to gate-drive switching at the highest operating frequency. When powered from a poorly-regulated low-impedance supply, an external zener diode is recommended to prevent excessive current into VCC.

The undervoltage-lockout (UVLO) condition is when VCC voltage has not yet reached the turn-on threshold or has fallen below the turn-off threshold, having already been turned on. While in UVLO, the VREF output and most circuits within the device are disabled and VCC current falls significantly below the normal operating level. The same situation applies when VSENSE is below its Enable threshold. This helps minimize power loss during pre-power up and standby conditions.

#### 8.3.14 System Level Protections

#### 8.3.14.1 Failsafe OVP - Output Over-voltage Protection

Failsafe OVP prevents any single failure from allowing the output to boost above safe levels. Redundant paths for output voltage sensing provide additional protection against output over-voltage. Over-voltage protection is implemented through two independent paths: VSENSE and HVSEN.

VSENSE pin voltage is compared with two levels of over-voltage. If the lower one,  $V_{LOW_OV}$ , is exceeded the COMP pin is discharged by an internal 2-k $\Omega$  resistance until the output voltage falls below  $V_{LOW_OV}$  reduced of 2% to provide hysteresis ( $\Delta V_{LOW_OV_HYST}$ ). If also the higher over-voltage threshold is exceeded in addition to activate the 2-k $\Omega$  pull down switching is soon disabled. In order to re-enable the switching the sensed voltage has to fall below  $V_{LOW_OV}$  reduced of 2%. Additional over-voltage protection can be implemented on HVSEN pin through a separate resistor divider to monitor output voltage. An over-voltage is detected if HVSEN pin voltage exceeds  $V_{HV_OV_FLT}$  an as consequence device stops switching and the 2-k $\Omega$  pull down is activated. The pull down 2-k $\Omega$  pull down is removed only if HVSEN pin goes below  $V_{HV_OV_CLR}$  threshold and the COMP pin is fully discharged to 20 mV. Both conditions needs to be true before the soft-start can begin.

The converter shuts down if either input senses a severe over-voltage condition. The output voltage can still remain below a safe limit if either sense path fails. The device is re-enabled when both sense inputs fall back into their normal ranges. At that time, the gate drive outputs will resume switching under PWM control. A low-level over-voltage on VSENSE does not trigger soft-start, an higher-level over voltage on VSENSE additionally shuts off the gate-drive outputs until the OV clears, but still does not trigger a soft-start. However, an over-voltage detected on HVSEN does trigger a full soft-start and the COMP pin is fully discharged to 20 mV before the soft-start can begin.



#### 8.3.14.2 Overcurrent Protection

Under certain conditions (such as inrush, brownout-recovery, and output over-load) the PFC power stage sees large currents. It is critical that the power devices be protected from switching during these conditions.

The conventional current-sensing method uses a shunt resistor in series with each MOSFET source leg to sense the converter currents, resulting in multiple ground points and high power dissipation. Furthermore, since no current information is available when the MOSFETs are off, the source-resistor current-sensing method results in repeated turn-on of the MOSFETs during overcurrent (OC) conditions. Consequently, the converter may temporarily operate in continuous conduction mode (CCM) and may experience failures induced by excessive reverse-recovery currents in the boost diodes or other abnormal stresses.

The UCC28065 uses a single resistor to continuously sense the combined total inductor (input) current. This way, turn-on of the MOSFETs is completely avoided when the inductor currents are excessive. The gate drive to the MOSFETs is inhibited until total inductor current drops to near zero, precluding reverse-recovery-induced failures (these failures are most likely to occur when the AC-line recovers from a brownout condition).

The nominal OC threshold voltage during two-phase operation is -200 mV, which helps minimize losses. This threshold is automatically reduced to -166 mV during single-phase operation, either by detection of a phase failure or because COMP is below PHB.

An OC condition immediately turns off both gate-drive outputs, but does not trigger a soft-start and does not modify the error amplifier operation. The overcurrent condition is cleared when the total inductor current-sense voltage falls below the OC-clear threshold (–15 mV).

Following an overcurrent condition, both MOSFETs are turned on simultaneously once the input current drops to near zero. Because the two phase currents are temporarily operating in-phase, the current-sense resistance should be chosen so that OC protection is not triggered with twice the maximum current peak value of either phase to allow quick return to normal operation after an overcurrent event. Automatic phase-shift control will re-establish interleaving within a few switching cycles.

#### 8.3.14.3 Open-Loop Protection

If the feedback loop is disconnected from the device, a 100-nA current source internal to the UCC28065 pulls the VSENSE pin voltage towards ground. When VSENSE falls below 1.20 V, the device becomes disabled. When disabled, the bias supply current decreases, both gate-drive outputs and COMP are actively pulled low, and a soft-start condition is initiated. The device is re-enabled when VSENSE rises above 1.25 V. At that time, the gate drive outputs will begin switching under soft-start PWM control.

If the resistor connected from AGND pin and VSENSE pin (Low resistor of the resistor divider used to sense output voltage from VSENSE pin) opens, the VSENSE voltage will be pulled high. When VSENSE rises above the 2nd-level over-voltage protection threshold, both gate drive outputs are shut off and COMP is actively pulled low. The device is re-enabled when VSENSE falls below the OV-clear threshold. The VSENSE input can tolerate a limited amount of current into the device under abnormally high input voltage conditions. Refer to the Absolute Maximum Ratings table near the beginning of this datasheet for details.



## 8.3.14.4 VCC Undervoltage Lock-Out (UVLO) Protection

VCC must rise above the turn-on threshold for the controller to begin functioning. If VCC drops below the UVLO threshold during operation, both gate-drive outputs are actively pulled low, COMP is actively pulled low, and a soft-start condition is triggered. VCC must again rise above the turn-on threshold for the PWM function to restart in soft-start mode.

#### 8.3.14.5 Phase-Fail Protection

The UCC28065 detects failure of either of the phases by monitoring the sequence of ZCD pulses. During normal two-phase operation, if one ZCD input remains idle for longer than approximately 400  $\mu$ s while the other ZCD input switches normally, the over-current threshold is reduced to the value used for single phase operation (V<sub>CS\_SPh</sub>). During normal single-phase operation, phase failure is not monitored. Phase failure is also not monitored when COMP is below approximately 250 mV.



#### 8.3.14.6 CS - Open, TSET - Open and Short Protection

In the event that CS input becomes open-circuited, the UCC28065 detects this condition and will shutdown the outputs and trigger a full soft start condition. In the event that TSET input becomes either open-circuited or short-circuited to GND, the UCC28065 detects these conditions and will shutdown the outputs and trigger a full-soft-start condition. Normal operation will resume (with a soft start) when the fault clears.

#### 8.3.14.7 Thermal Shutdown Protection

Overloading of the gate-drive outputs, VREF, or both can dissipate excess power within the device which may raise the internal temperature of the circuits beyond a safe level. Even normal power dissipation can generate excess heat if the thermal impedance is too high or the ambient temperature is too high. When the UCC28065 detects an internal over-temperature condition it will shutdown the outputs and trigger a full soft-start condition. When the internal device junction temperature has cooled below the thermal hysteresis temperature, operation will resume under soft-start control.



#### 8.3.14.8 Fault Logic Diagram

Figure 30 depicts the fault-handling logic involving VSENSE, COMP, and several internal states. It should be noted that recovery from any fault except OC if the soft start is not triggered, will result in single phase soft-on operation (8 switching cycles).



Figure 30. Fault Logic With VSENSE Detections and Error Amplifier Control



## 8.4 Device Functional Modes

The controller is primarily intended for set up as a dual phase interleaved PFC which utilizes inductor demagnetization information based on inductor sense winding voltages which are routed to ZCD\_A and ZCD\_B to trigger the start of a switching cycle.

The functionality may be extended in a couple of ways:

- Phase-B Enable and Disable: When the voltage on COMP is below the voltage on the PHB pin, Phase B and the Phase Fail Detector will be disabled. The on-time for Phase-A will be doubled to compensate the Phase-B missing power. When the voltage on COMP is greater than the PHB pin voltage, two phase mode is enabled. Connect PHB to a resistor divider sourced by VREF to set a threshold for COMP pin and obtain an automatic light load efficiency management feature. Because when PHB voltage is higher then COMP voltage, the on-time is doubled, in order to avoid risk of inductor saturation an internal clamp ensures the on-time never can exceed dual phase mode maximum on-time.
- **PFC Stage Enable and Disable Control:** Controller operation is enabled when VSENSE voltage exceeds the 1.25-V enable threshold. The primary disable method should be by pulling VSENSE low by an open drain or open collector logic output. This will disable the outputs and significantly reduce VCC current. Releasing VSENSE will initiate a soft-start. Avoid any PCB traces which would couple any noise into this node.


# 9 Application and Implementation

# NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 9.1 Application Information

This control device is generally applicable to the control of AC-DC power supplies which require Active Power Factor Correction off Universal AC line. Applications using this device generally meet the Class-D equipment input current harmonics standards per EN61000-3-2. This standard applies to equipment with rated Powers higher than 75W. The device brings two phase interleaved control capability to the Transition Mode Boost and hence will be generally a very good choice for cost optimized applications in the 150W to 800W space, or to even lower powers that wish to leverage on the interleaving benefits of reduced filtering component size, lower profile solutions and distributed thermal management.

# 9.2 Typical Application

Figure 31 shows an example of the UCC28065 PFC controller in a two-phase interleaved, transition-mode PFC pre-regulator. For more detailed comparison between UCC28065 and UCC28064A, refer to the application note "Convert UCC28064A EVM to Higher Switching Frequency Using UCC28065".



Figure 31. Typical Interleaved Transition-Mode PFC Preregulator

# Typical Application (continued)

### 9.2.1 Design Requirements

The specifications for this design were chosen based on the power requirements of a typical 300-W LCD TV. Table 2 lists these specifications.

|                   | DESIGN PARAMETER             | MIN             | TYP | MAX              | UNIT |
|-------------------|------------------------------|-----------------|-----|------------------|------|
| V <sub>IN</sub>   | RMS input voltage            | 85<br>(VIN_MIN) |     | 265<br>(VIN_MAX) | VRMS |
| V <sub>OUT</sub>  | Output voltage               |                 | 390 |                  | V    |
| f <sub>LINE</sub> | AC-line frequency            | 47              |     | 63               | Hz   |
| PF                | Power factor at maximum load | 0.90            |     |                  |      |
| P <sub>OUT</sub>  |                              |                 |     | 300              | W    |
| η                 | Full-load efficiency         |                 | 92% |                  |      |
| f <sub>MIN</sub>  | Minimum switching frequency  | 45              |     |                  | kHz  |

### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Inductor Selection

The boost inductor is selected based on the minimum switching requirements. Operating at the boundary between DCM and CCM the minimum switching frequency will be at maximum power and at the peak of the line. It is possible that the minimum switching frequency can occur at minimum line or at maximum line. Equation 20.

$$L_{H} = \frac{\eta \times V_{IN\_MAX}^{2} \times (V_{OUT} - \sqrt{2} \times V_{IN\_MAX})}{f_{MIN} \times V_{OUT} \times P_{OUT\_MAX}} = \frac{0.92 \times (264V)^{2} \times (390V - \sqrt{2} \times 264V)}{27kHz \times 390V \times 300W} = 338\mu H$$
(19)  
$$L_{L} = \frac{\eta \times V_{IN\_MIN}^{2} \times (V_{OUT} - \sqrt{2} \times V_{IN\_MIN})}{f_{MIN} \times V_{OUT} \times P_{OUT\_MAX}} = \frac{0.92 \times (85V)^{2} \times (390V - \sqrt{2} \times 264V)}{27kHz \times 390V \times 300W} = 568\mu H$$
(20)

In order to be sure that converters operates always above the desired ( $f_{MIN}$ ) we will select the minimum value between  $L_H$  that would be the value we have if we consider the minimum occurs at maximum input voltage and  $L_L$  that would be the value we have if we consider that minimum switching frequency occurs at minimum Line voltage. For this design example,  $f_{MIN}$  is set to 27 kHz in order to be always above the audible range. For a 2-phase interleaved design,  $L_A$  and  $L_B$  are determined by minimum between  $L_H$  and  $L_L$ as stated in formula (19) here belowEquation 21.

$$L_{A} = L_{B} = \min(L_{H}, L_{L}) \cong 340\mu H \tag{21}$$

The inductor for this design would have a peak current ( $I_{LPEAK}$ ) of 5.4 A, as shown in Equation 22, and an RMS current ( $I_{LRMS}$ ) of 2.2 A, as shown in Equation 23.

$$I_{LPEAK} = \frac{P_{OUT}\sqrt{2}}{V_{IN\_MIN} \times \eta} = \frac{300 \text{ W}\sqrt{2}}{85 \text{ V} \times 0.92} \approx 5.4 \text{ Apk}$$

$$I_{LRMS} = \frac{I_{LPEAK}}{\sqrt{6}} = \frac{5.4 \text{ A}}{\sqrt{6}} \approx 2.2 \text{ Arms}$$
(22)

This converter uses constant on time  $(T_{ON})$  and zero-current detection (ZCD) to set up the converter timing. Auxiliary windings on L<sub>1</sub> and L<sub>B</sub> detect when the inductor currents are zero. Selecting the turns ratio using Equation 24 ensures that there will be at least 2 V at the peak of high line to reset the ZCD comparator after every switching cycle.

The turns-ratio of each auxiliary winding is:

$$\frac{N_{P}}{N_{s}} = \frac{V_{OUT} - V_{IN}MAX}{2V} = \frac{390 V - 265 V \sqrt{2}}{2V} \approx 8$$
(24)



# 9.2.2.2 ZCD Resistor Selection R<sub>ZA</sub>, R<sub>ZB</sub>

The minimum value of the ZCD resistors is selected based on the internal clamps maximum current ratings of 3 mA, as shown in Equation 25.

$$R_{ZA} = R_{ZB} \ge \frac{V_{OUT}N_S}{N_P \times 3mA} = \frac{390 V}{8 \times 3mA} \approx 16.3 k\Omega$$
(25)

In this design the ZCD resistors are set to 20 k $\Omega$ , as shown in Equation 26.

 $R_{ZA} = R_{ZB} = 20 k\Omega$ 

(26)

**UCC28065** 

SLUSDW0B-MAY 2020-REVISED MAY 2020

# 9.2.2.3 HVSEN

According to  $R_E$  and  $R_F$  resistor values, the Failsafe OVP threshold will be set according to Equation 27

$$V_{OV\_FAILSAFE} = \frac{4.87 \, V \left(R_E + R_F\right)}{R_F} = \frac{4.87 \, V \left(8.22 M \Omega + 82.5 k \Omega\right)}{82.5 k \Omega} \approx 490 \, V$$
(27)

NSTRUMENTS

ÈXAS

### 9.2.2.4 Output Capacitor Selection

The output capacitor (C<sub>OUT</sub>) is selected based on holdup requirements, as shown in Equation 28.

$$C_{OUT} \ge \frac{2\frac{P_{OUT}}{\eta}\frac{1}{f_{LINE}}}{V_{OUT}^{2} - (V_{OUT\_MIN})^{2}} = \frac{2\frac{300 \text{ W}}{0.92}\frac{1}{47 \text{ Hz}}}{390 \text{ V}^{2} - (252 \text{ V})^{2}} \approx 156 \,\mu\text{F}$$
(28)

Two 100-µF capacitors were used in parallel for the output capacitor.

$$C_{OUT} = 200 \, \mu F$$

(29)

For this size capacitor, the low-frequency peak-to-peak output voltage ripple (V<sub>RIPPLE</sub>) is approximately 14 V, as shown in Equation 30:

$$V_{\mathsf{RIPPLE}} = \frac{2 \times P_{\mathsf{OUT}}}{\eta} \frac{1}{V_{\mathsf{OUT}} \times 4\pi \times f_{\mathsf{LINE}} \times C_{\mathsf{OUT}}} = \frac{2 \times 300 \, \mathsf{W}}{0.92 \times 390 \, \mathsf{V} \times 4\pi \times 47 \, \mathsf{Hz} \times 200 \, \mu\mathsf{F}} \approx 14 \, \mathsf{Vppk}$$
(30)

In addition to holdup requirements, a capacitor must be selected so that it can withstand the low-frequency RMS current ( $I_{COUT_{100Hz}}$ ) and the high-frequency RMS current ( $I_{COUT_{HF}}$ ); see Equation 31 to Equation 33. High-voltage electrolytic capacitors generally have both a low- and a high-frequency RMS current ratings on the product data sheets.

$$I_{COUT\_100Hz} = \frac{P_{OUT}}{V_{OUT} \times \eta \times \sqrt{2}} = \frac{300 \text{ W}}{390 \text{ V} \times 0.92 \times \sqrt{2}} = 0.591 \text{ Arms}$$
(31)  
$$I_{COUT\_HF} = \sqrt{\left(\frac{P_{OUT} 2\sqrt{2}}{2 \times \eta \times V_{IN\_MIN}} \sqrt{\frac{4\sqrt{2} V_{IN\_MIN}}{9\pi V_{OUT}}}\right)^2 - \left(I_{COUT\_100Hz}\right)^2}$$
(32)  
$$I_{COUT\_HF} = \sqrt{\left(\frac{300 \text{ W} \times 2\sqrt{2}}{2 \times 0.92 \times 85 \text{ V}} \sqrt{\frac{4\sqrt{2} \times 85 \text{ V}}{9\pi \times 390 \text{ V}}}\right)^2 - \left(0.591 \text{ A}\right)^2} \approx 0.966 \text{ Arms}$$

$$COUT_{HF} = \sqrt{\left(\frac{300 \text{ W} \times 2\sqrt{2}}{2 \times 0.92 \times 85 \text{ V}} \sqrt{\frac{4\sqrt{2} \times 85 \text{ V}}{9\pi \times 390 \text{ V}}}\right) - (0.591\text{ A})^2} \approx 0.966 \text{ Arms}$$
(33)



**UCC28065** 

The UCC28065 peak limit comparator senses the total input current and is used to protect the MOSFETs during inrush and over-load conditions. For reliability, the peak current limit ( $I_{PEAK}$ ) threshold in this design is set for 120% of the nominal maximum current that will be observed during power up, as shown in Equation 34.

$$I_{PEAK} = \frac{2P_{OUT}\sqrt{2}(1.2)}{\eta \times V_{IN\_MIN}} = \frac{2 \times 300 \,W\sqrt{2} \times 1.2}{0.92 \times 85 \,V} \approx 13 \,A$$
(34)

A standard 15-m $\Omega$  metal-film current-sense resistor will be used for current sensing, as shown in Equation 35. The estimated power loss of the current-sense resistor (P<sub>RS</sub>) is less than 0.25 W during normal operation, as shown in Equation 36.

$$R_{s} = \frac{200 \text{ mV}}{I_{\text{PEAK}}} = \frac{200 \text{ mV}}{13 \text{ A}} \approx 15 \text{ m}\Omega$$

$$P_{\text{RS}} = \left(\frac{P_{\text{OUT}}}{V_{\text{IN\_MIN}} \times \eta}\right)^{2} R_{s} = \left(\frac{300 \text{ W}}{85 \text{ V} \times 0.92}\right)^{2} \times 15 \text{ m}\Omega \approx 0.22 \text{ W}$$
(36)

The most critical parameter in selecting a current-sense resistor is the surge rating. The resistor needs to withstand a short-circuit current larger than the current required to open the fuse (F1). I<sup>2</sup>t (ampere-squared-seconds) is a measure of thermal energy resulting from current flow required to melt the fuse, where I<sup>2</sup>t is equal to RMS current squared times the duration of the current flow in seconds. A 4-A fuse with an I<sup>2</sup>t of 14 A<sup>2</sup>s was chosen to protect the design from a short-circuit condition. To ensure the current-sense resistor has high-enough surge protection, a 15-m $\Omega$ , 500-mW, metal-strip resistor was chosen for the design. The resistor has a 2.5-W surge rating for 5 seconds. This result translates into 833 A<sup>2</sup>s and has a high-enough I<sup>2</sup>t rating to survive a short-circuit before the fuse opens, as described in Equation 37.

$$I^{2}t = \frac{2.5 W}{0.015 \Omega} \times 5s = 833 A^{2}s$$
(37)

# 9.2.2.6 Power Semiconductor Selection (Q1, Q2, D1, D2)

The selection of Q1, Q2, D1, and D2 are based on the power requirements of the design. For an explanation of how to select power semiconductor components for transition-mode PFC preregulators, refer to UCC38050 100-W Critical Conduction Power Factor Corrected (PFC) Pre-regulator.

The MOSFET (Q1, Q2) pulsed-drain maximum current is shown in Equation 38:

$$I_{\rm DM} \ge I_{\rm PEAK} = 13\,\rm A \tag{38}$$

The MOSFET (Q1, Q2) RMS current calculation is shown in Equation 39:

$$I_{DS} = \frac{I_{PEAK}}{2} \sqrt{\frac{1}{6} - \frac{4\sqrt{2} V_{IN\_MIN}}{9\pi \times V_{OUT}}} = \frac{13 \text{ A}}{2} \sqrt{\frac{1}{6} - \frac{4\sqrt{2} \times 85 \text{ V}}{9\pi \times 390 \text{ V}}} \approx 2.3 \text{ A}$$
(39)

To meet the power requirements of the design, IRFB11N50A 500-V MOSFETs were chosen for Q1 and Q2.

The boost diode (D1, D2) RMS current is shown in Equation 40:

$$I_{D} = \frac{I_{PEAK}}{2} \sqrt{\frac{4\sqrt{2} \times V_{IN} MIN}{9\pi \times V_{OUT}}} = \frac{13 \text{ A}}{2} \sqrt{\frac{4\sqrt{2} \times 85 \text{ V}}{9\pi \times 390 \text{ V}}} \approx 1.4 \text{ A}$$

$$(40)$$

To meet the power requirements of the design, MURS360T3, 600-V diodes were chosen for D1 and D2.



(42)

# 9.2.2.7 Brownout Protection

Resistor R<sub>A</sub> and R<sub>B</sub> are selected to activate brownout protection at ~75% of the specified minimum-operating input voltage. Resistor R<sub>A</sub> programs the brownout hysteresis comparator, which is selected to provide 17 V (~12 V<sub>RMS</sub>) of hysteresis. Calculations for R<sub>A</sub> and R<sub>B</sub> are shown in Equation 41 through Equation 44.

$$R_{A} = \frac{\text{Hysteresis}}{2\mu A} = \frac{17 \text{ V}}{2\mu A} = 8.5 \text{ M}\Omega$$
(41)

To meet voltage requirements, three 2.87-M $\Omega$  resistors were used in series for R<sub>A</sub>.

 $R_A = 3 \times 2.87 M\Omega = 8.61 M\Omega$ 

$$P_{A} = \frac{1.4 \text{ V} \times \text{R}_{\text{A}}}{1.4 \text{ V} \times 8.61 \text{ M}\Omega} = 135.8 \text{ k}\Omega$$

$$R_{\rm B} = \frac{1.4 \, \text{v} \times 0.6 \, \text{msz}}{V_{\rm IN} \, \text{MIN} \times 0.75 \sqrt{2} - 1.4 \, \text{V}} = \frac{1.4 \, \text{v} \times 0.6 \, \text{msz}}{85 \, \text{V} \times 0.75 \sqrt{2} - 1.4 \, \text{V}} = 135.8 \, \text{k}\Omega$$
(43)

Select a standard value for R<sub>B</sub>.

$$R_{\rm B} = 133 \, \rm k\Omega \tag{44}$$

In this design example, brownout becomes active (shuts down PFC) when the input drops below 67  $V_{RMS}$  for longer than 680 ms and deactivates (restarts with a full soft start) if, after that the  $t_{BORST}$  time is elapsed, the input reaches 81  $V_{RMS}$ .

# 9.2.2.8 Converter Timing

The MOSFET on-time  $T_{ON}$  depends on value of the selected inductance on load value, represented by COMP pin voltage and by the converter AC input voltage Equation 45. To ensure proper operation, the timing must be set based on the highest boost inductance ( $L_{A_MAX}$ ) and output power ( $P_{OUT}$ ) at minimum operating AC input Voltage. Because the input voltage is sensed by VINAC pin the on time setting needs to take into account of the selected resistor divider that provide voltage at VINAC pin. In this design example, the boost inductor could be as high as 390 µH.

Let's call  $K_{BO}$  the voltage divider ratio on VINAC pin:

$$K_{BO} = \frac{R_A + R_B}{R_B} = \frac{9.61M\Omega + 133k\Omega}{133k\Omega} = 65.74$$
(45)

the Maximum on time at full load (P<sub>OUT</sub> = 300W) and minimum input voltage (85V<sub>AC</sub>) is given by formula;

$$t_{ON\_MAX} = \frac{P_{OUT} \times L}{\eta \times \left(V_{IN\_MIN}\right)^2} = \frac{300W \times 340\mu H}{0.92 \times \left(85V\right)^2} = 15.34\mu s$$
(46)

The value of the resistor  $R_T$  connected to TSET pin to set the on time timers is the minimum of  $R_{TH}$  and  $R_{TL}$  provided by Equation 48 and Equation 49

$$R_{T} = \min(R_{TL}, R_{TH})$$
(47)

$$R_{TH} = \frac{K_{TH} (5V) \times 133K\Omega \times 4.825V}{\left(\frac{\sqrt{2} \times V_{IN} (16V)}{K_{BO}}\right)^2 \times t_{ON} (48)}$$

$$R_{TL} = \frac{K_{TL} (16V)^2 \times 133K\Omega \times 4.825V}{\left(\frac{\sqrt{2} \times V_{IN} (16V)}{K_{BO}}\right)^2 \times t_{ON} (48)}$$

$$(48)$$

Where the values of  $K_{TL_{min}}$  and  $K_{TH_{min}}$  are the minimum values of  $K_{TL}$  and  $K_{TH}$  parameters reported in Electrical Characteristics.

The selected value for  $R_T$  is 115 k $\Omega$ .



# 9.2.2.9 Programming VOUT

Resistor  $R_C$  is selected to minimize loading on the power line when the PFC is disabled. Construct resistor  $R_C$  from two or more resistors in series to meet high-voltage requirements. Resistor  $R_D$  is then calculated based on  $R_C$ , the reference voltage,  $V_{REF}$ , and the required output voltage,  $V_{OUT}$ . Based on the values shown in Equation 50 to Equation 53, the primary output overvoltage protection threshold should be as shown in Equation 54:

$$R_{\rm C} = 2.74 \,\rm M\Omega + 2.74 \,\rm M\Omega + 3.01 \,\rm M\Omega = 8.49 \,\rm M\Omega \tag{50}$$

$$V_{\mathsf{REF}} = 6 \ \mathsf{V} \tag{51}$$

$$R_{D} = \frac{V_{REF} \times R_{C}}{V_{OUT} - V_{REF}} = \frac{6V \times 8.49 M\Omega}{390 V - 6 V} = 132.7 k\Omega$$
(52)

Select a standard value for R<sub>D</sub>.

$$R_{\rm D} = 133 k\Omega \tag{53}$$

$$V_{OVP} = 6.48 V \frac{R_{C} + R_{D}}{R_{D}} = 6.48 V \frac{8.49 M\Omega + 133 k\Omega}{133 k\Omega} = 420.1 V$$
(54)

# 9.2.2.10 Voltage Loop Compensation

Resistor  $R_Z$  is sized to attenuate low-frequency ripple to less than 2% of the voltage amplifier output range. This value ensures good power factor and low harmonic distortion on the input current. The voltage on the COMP pin needs to stay above 250 mV to maintain normal operation. If COMP falls below this threshold switching will stop.

The transconductance amplifier small-signal gain is shown in Equation 55:

$$g_{\rm m} = 50\,\mu\rm{S} \tag{55}$$

The voltage-divider feedback gain is shown in Equation 56:

$$H = \frac{V_{\text{REF}}}{V_{\text{OUT}}} = \frac{6V}{390V} \approx 0.015$$
(56)

The value of  $R_Z$  is calculated as shown in Equation 57:

$$R_{Z} = \frac{100 \text{mV}}{V_{\text{RIPPLE}} \times \text{H} \times \text{g}_{\text{m}}} = \frac{100 \text{mV}}{14 \text{ V} \times 0.015 \times 50 \,\mu\text{S}} = 9.52 \,\text{k}\Omega$$
(57)

 $C_Z$  is then set to add 45° phase margin at 1/5th of the line frequency, as shown in Equation 58:

$$C_{Z} = \frac{1}{2\pi \times \frac{f_{LINE}}{5} \times R_{Z}} = \frac{1}{2\pi \times \frac{47Hz}{5} \times 9.52k\Omega} = 1.78\,\mu\text{F}$$
(58)

C<sub>P</sub> is sized to attenuate high-frequency switching noise, as shown in Equation 59:

$$C_{p} = \frac{1}{2\pi \times \frac{f_{MIN}}{2} \times R_{Z}} = \frac{1}{2\pi \times \frac{45 \text{ kHz}}{2} \times 9.52 \text{ k}\Omega} = 770 \text{ pF}$$
(59)

Standard values should be chosen for  $R_Z$ ,  $C_Z$  and  $C_P$ , as shown in Equation 60 to Equation 62.

$$R_Z = 9.53 k\Omega \tag{60}$$

$$C_Z = 2.2\,\mu\text{i} \tag{61}$$

$$C_{\mathsf{P}} = 820\,\mathsf{P}^\mathsf{F} \tag{62}$$

# 9.2.3 Application Curves

# 9.2.3.1 Input Ripple Current Cancellation with Natural Interleaving

Figure 32 through Figure 34 show the input current (CH2), Inductor Ripple Currents (CH3, CH4) versus rectified line voltage. From these graphs, it can be observed that natural interleaving reduces the overall magnitude of input (and output) ripple current caused by the individual inductor current ripples.





# 9.2.3.2 Brownout Protection

The UCC28065 has a brownout protection that shuts down both gate drives (GDA and GDB) when the VINAC pin detects that the RMS input voltage is too low. Figure 35.



Figure 35. UCC28065 Response to a Line Brownout Event at 115  $V_{RMS}$ 

# **10** Power Supply Recommendations

The device receives all of its power through the VCC pin. This voltage should be as well regulated as possible through all of the operating conditions of the PFC stage. Consider creating the steady state bias for this stage from a downstream DC:DC stage which will in general be able to provide a bias winding with very well regulated voltage. This strategy will enhance the overall efficiency of the bias generation. A lower efficiency alternative will be to consider a series-connected fixed positive-voltage regulator such as the UA78L15A.

For all normal and abnormal operating conditions it is critically important that VCC remains within the recommended operating range for both Voltage and Input Current. VCC overvoltage may cause excessive power dissipation in the internal voltage clamp and undervoltage may cause inadequate drive levels for power MOSFETs, UVLO events (causing interrupted PFC operation) or inadequate headroom for the various on-chip linear regulators and references.

Note also that the high RMS and peak currents required for the MOSFET gate drives are provided through the device 13.5-V linear regulator, which does not have provision for the addition of external decoupling capacitance. For higher Powers, very high  $Q_G$  power MOSFETs or high switching frequencies, consider using external driver transistors, local to the power MOSFETs. These will reduce the device operating temperature and ensure that the VCC maximum input current rating is not exceeded.

Use decoupling capacitances between VREF and AGND and between VCC and PGND which are as local as possible to the device. These should have some ceramic capacitance which will provide very low ESR. PGND and AGND should ideally be star connected at the control device so that there is negligible DC or high frequency AC voltage difference between PGND and AGND. Use values for decoupling capacitors similar to or a little larger than those used in the EVM.

Pay close attention to start-up and shutdown VCC bias bootstrap arrangements so that these provide adequate regulated bias power as early as possible during power application and as late as possible during power removal. Ensure that these start-up bias bootstrap circuits do not cause unnecessary steady-state power drain.

Copyright © 2020, Texas Instruments Incorporated



# 11 Layout

# 11.1 Layout Guidelines

Interleaved transition-mode PFC system architecture dramatically reduces input and output ripple current, allowing the circuit to use smaller and less expensive filters. To maximize the benefits of interleaving, the input and output filter capacitors should be located after the two phase currents are combined together. Similar to other power management devices, when laying out the printed circuit board (PCB) it is important to use star grounding techniques and keep filter capacitors as close to device ground as possible. To minimize the interference caused by capacitive coupling from the boost inductor, the device should be located at least 1 in (25.4 mm) away from the boost inductor. It is also recommended that the device not be placed underneath magnetic elements. Because of the precise timing requirement, timing-setting resistor  $R_T$  should be placed as close as possible to the TSET pin and returned to the analog ground pin with the shortest possible path. Figure 36 shows a recommended component placement and layout.



# 11.2 Layout Example



Dotted line could be or a wire mounted on the top of the board or Top layer traces, assuming device and other traces are in the bottom layer.



TEXAS INSTRUMENTS

www.ti.com

# **12 Device and Documentation Support**

# **12.1** Documentation Support

## 12.1.1 Related Documentation

For related documentation see the following:

- UCC28064AEVM 300W Interleaved PFC Pre-regulator
- UCC38050 100-W Critical Conduction Power Factor Corrected (PFC) Pre-regulator

# 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# 12.3 Community Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

# 12.4 Trademarks

E2E is a trademark of Texas Instruments.

### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 12.6 Glossary

# SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



10-Dec-2020

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| UCC28065DR       | ACTIVE        | SOIC         | D                  | 16   | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | UCC28065                | Samples |
| UCC28065DT       | ACTIVE        | SOIC         | D                  | 16   | 250            | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | UCC28065                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

# TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device     |      | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UCC28065DR | SOIC | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

12-Sep-2020



\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| UCC28065DR | SOIC         | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |

D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated