



**DAC7621** 

For most current data sheet and other product information, visit www.burr-brown.com

# 12-Bit, Parallel Input DIGITAL-TO-ANALOG CONVERTER

# **FEATURES**

- LOW POWER: 2.5mW
- FAST SETTLING: 7μs to 1 LSB
- 1mV LSB WITH 4.095V FULL-SCALE RANGE
- COMPLETE WITH REFERENCE
- 12-BIT LINEARITY AND MONOTONICITY OVER INDUSTRIAL TEMP RANGE
- ASYNCHRONOUS RESET TO 0V

# **APPLICATIONS**

- PROCESS CONTROL
- DATA ACQUISITION SYSTEMS
- CLOSED-LOOP SERVO-CONTROL
- PC PERIPHERALS
- PORTABLE INSTRUMENTATION

## DESCRIPTION

The DAC7621 is a 12-bit digital-to-analog converter (DAC) with guaranteed 12-bit monotonicity performance over the industrial temperature range. It requires a single +5V supply and contains an input register, latch, 2.435V reference, DAC, and high speed rail-to-rail output amplifier. For a full-scale step, the output will settle to 1 LSB within  $7\mu s$ . The device consumes 2.5mW (0.5mA at 5V).

The parallel interface is compatible with a wide variety of microcontrollers. The DAC7621 accepts a 12-bit parallel word, has a double-buffered input logic structure and provides data readback. In addition, two control pins provide a chip select  $(\overline{CS})$  function and asynchronous clear  $(\overline{CLR})$  input. The  $\overline{CLR}$  input can be used to ensure that the DAC7621 output is 0V on power-up or as required by the application.

The DAC7621 is available in a 20-lead SSOP package and is fully specified over the industrial temperature range of -40°C to +85°C.



International Airport Industrial Park • Mailing Address: PO Box 11400, Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd., Tucson, AZ 85706 • Tel: (520) 746-1111

Twx: 910-952-1111 • Internet: http://www.burr-brown.com/ • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132

# **SPECIFICATIONS**

### **ELECTRICAL**

At  $T_A = -40^{\circ}C$  to +85°C, and  $V_{DD} = +5V$ , unless otherwise noted.

|                                                                                                                                      |                                                                                                                            |                         | DAC7621E                            |                                     | ı                      | DAC7621EI                  | 3                      |                        |
|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------------------|-------------------------------------|------------------------|----------------------------|------------------------|------------------------|
| PARAMETER                                                                                                                            | CONDITIONS                                                                                                                 | MIN                     | TYP                                 | MAX                                 | MIN                    | TYP                        | MAX                    | UNITS                  |
| RESOLUTION                                                                                                                           |                                                                                                                            | 12                      |                                     |                                     | *                      |                            |                        | Bits                   |
| ACCURACY Relative Accuracy(1) Differential Nonlinearity Zero-Scale Error Full Scale Voltage                                          | Guaranteed Monotonic<br>Code 000 <sub>H</sub><br>Code FFF <sub>H</sub>                                                     | -2<br>-1<br>-1<br>4.079 | ±1/2<br>±1/2<br>+1<br>4.095         | +2<br>+1<br>+3<br>4.111             | -1<br>-1<br>*<br>4.087 | ±1/4<br>±1/4<br>*<br>4.095 | +1<br>+1<br>*<br>4.103 | LSB<br>LSB<br>LSB<br>V |
| ANALOG OUTPUT Output Current Load Regulation Capacitive Load Short-Circuit Current Short-Circuit Duration                            | Code $800_H$ $R_{LOAD} \ge 402\Omega$ , Code $800_H$ No Oscillation GND or $V_{DD}$                                        | ±5                      | ±7<br>1<br>500<br>±20<br>Indefinite | 3                                   | *                      | * * * *                    | *                      | mA<br>LSB<br>pF<br>mA  |
| DIGITAL INPUT  Data Format  Data Coding  Logic Family  Logic Levels  V <sub>IH</sub> V <sub>IL</sub> I <sub>IH</sub> I <sub>II</sub> |                                                                                                                            | 0.7 • V <sub>DD</sub>   | Parallel<br>traight Bina<br>CMOS    | 0.3 • V <sub>DD</sub><br>±10<br>±10 | *                      | * * *                      | * * *                  | V<br>V<br>µA<br>uA     |
| DYNAMIC PERFORMANCE Settling Time <sup>(2)</sup> (t <sub>S</sub> ) DAC Glitch Digital Feedthrough                                    | To ±1 LSB of Final Value                                                                                                   |                         | 7<br>5<br>2                         |                                     |                        | *<br>*<br>*                |                        | μs<br>nV-s<br>nV-s     |
| POWER SUPPLY  V <sub>DD</sub> I <sub>DD</sub> Power Dissipation  Power Supply Sensitivity  TEMPERATURE RANGE                         | $V_{IH}$ = 5V, $V_{IL}$ = 0V, No Load, at Code $000_{H}$ $V_{IH}$ = 5V, $V_{IL}$ = 0V, No Load $\Delta V_{DD}$ = $\pm 5\%$ | +4.75                   | +5.0<br>0.5<br>2.5<br>0.001         | +5.25<br>1<br>5<br>0.004            | *                      | * * * *                    | * * * *                | V<br>mA<br>mW<br>%/%   |
| Specified Performance                                                                                                                |                                                                                                                            | -40                     |                                     | +85                                 | *                      |                            | *                      | °C                     |

<sup>\*</sup> Same specification as for DAC7621E.

NOTES: (1) This term is sometimes referred to as Linearity Error or Integral Nonlinearity (INL). (2) Specification does not apply to negative-going transitions where the final output voltage will be within 3 LSBs of ground. In this region, settling time may be double the value indicated.

The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.



#### PIN CONFIGURATION



#### PIN DESCRIPTIONS

| PIN | LADEL            | DESCRIPTION                                                                                                                                                                 |
|-----|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIN | LABEL            | DESCRIPTION                                                                                                                                                                 |
| 1   | CLR              | Reset. Resets the DAC register to zero. Active LOW. Asynchronous input.                                                                                                     |
| 2   | $V_{DD}$         | Postive Power Supply                                                                                                                                                        |
| 3   | V <sub>OUT</sub> | DAC Output Voltage                                                                                                                                                          |
| 4   | AGND             | Analog Ground                                                                                                                                                               |
| 5   | DGND             | Digital Ground                                                                                                                                                              |
| 6   | DB11             | Data Bit 11, MSB                                                                                                                                                            |
| 7   | DB10             | Data Bit 10                                                                                                                                                                 |
| 8   | DB9              | Data Bit 9                                                                                                                                                                  |
| 9   | DB8              | Data Bit 8                                                                                                                                                                  |
| 10  | DB7              | Data Bit 7                                                                                                                                                                  |
| 11  | DB6              | Data Bit 6                                                                                                                                                                  |
| 12  | DB5              | Data Bit 5                                                                                                                                                                  |
| 13  | DB4              | Data Bit 4                                                                                                                                                                  |
| 14  | DB3              | Data Bit 3                                                                                                                                                                  |
| 15  | DB2              | Data Bit 2                                                                                                                                                                  |
| 16  | DB1              | Data Bit 1                                                                                                                                                                  |
| 17  | DB0              | Data Bit 0, LSB                                                                                                                                                             |
| 18  | R/W              | Read and Write Control                                                                                                                                                      |
| 19  | <del>cs</del>    | Chip Select. Active LOW.                                                                                                                                                    |
| 20  | LOADDAC          | Loads the internal DAC register. The DAC register is a transparent latch and is transparent when LOADDAC is LOW (regardless of the state of $\overline{\text{CS}}$ or CLK). |

#### ABSOLUTE MAXIMUM RATINGS(1)

| V <sub>DD</sub> to GND              | 0.3V to 6V              |
|-------------------------------------|-------------------------|
| Digital Inputs to GND               |                         |
| V <sub>OUT</sub> to GND             | 0.3V to $V_{DD} + 0.3V$ |
| Power Dissipation                   | 325mW                   |
| Thermal Resistance, θ <sub>JA</sub> | 150°C/W                 |
| Maximum Junction Temperature        | +150°C                  |
| Operating Temperature Range         | 40°C to +85°C           |
| Storage Temperature Range           | –65°C to +150°C         |
| Lead Temperature (soldering, 10s)   | +300°C                  |
|                                     |                         |

NOTE: (1) Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.

# ELECTROSTATIC DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### PACKAGE/ORDERING INFORMATION

| PRODUCT   | MINIMUM<br>RELATIVE<br>ACCURACY<br>(LSB) | DIFFERENTIAL<br>NONLINEARITY<br>(LSB) | SPECIFICATION<br>TEMPERATURE<br>RANGE | PACKAGE      | PACKAGE<br>DRAWING<br>NUMBER <sup>(1)</sup> | ORDERING<br>NUMBER <sup>(2)</sup> | TRANSPORT<br>MEDIA     |
|-----------|------------------------------------------|---------------------------------------|---------------------------------------|--------------|---------------------------------------------|-----------------------------------|------------------------|
| DAC7621E  | <u>±2</u><br>"                           | ±1<br>"                               | -40°C to +85°C                        | 20-Lead SSOP | 334<br>"                                    | DAC7621E<br>DAC7621E/1K           | Rails<br>Tape and Reel |
| DAC7621EB | ±1<br>"                                  | ±1<br>"                               | -40°C to +85°C                        | 20-Lead SSOP | 334<br>"                                    | DAC7621EB<br>DAC7621EB/1K         | Rails<br>Tape and Reel |

NOTES: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book. (2) Models with a slash (/) are available only in Tape and Reel in the quantities indicated (e.g., /1K indicates 1000 devices per reel). Ordering 1000 pieces of "DAC7621E/1K" will get a single 1000-piece Tape and Reel. For detailed Tape and Reel mechanical information, refer to Appendix B of Burr-Brown IC Data Book.

## **TIMING DIAGRAMS**



## **TIMING SPECIFICATIONS**

 $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ 

| SYMBOL           | DESCRIPTION                                      | MIN | TYP | MAX | UNITS |
|------------------|--------------------------------------------------|-----|-----|-----|-------|
| t <sub>RCS</sub> | CS LOW for Read                                  | 200 |     |     | ns    |
| t <sub>RDS</sub> | R/W HIGH to CS LOW                               | 10  |     |     | ns    |
| t <sub>RDH</sub> | $R/\overline{W}$ HIGH after $\overline{CS}$ HIGH | 0   |     |     | ns    |
| t <sub>DZ</sub>  | CS HIGH to Data Bus in High Impedance            |     | 100 |     | ns    |
| t <sub>CSD</sub> | CS LOW to Data Bus Valid                         |     | 100 | 160 | ns    |
| t <sub>WCS</sub> | CS LOW for Write                                 | 50  |     |     |       |
| t <sub>WS</sub>  | $R/\overline{W}$ LOW to $\overline{CS}$ LOW      | 0   |     |     | ns    |
| t <sub>WH</sub>  | R/W LOW after CS HIGH                            | 5   |     |     | ns    |
| t <sub>DS</sub>  | Data Valid to CS LOW                             | 0   |     |     | ns    |
| t <sub>DH</sub>  | Data Valid after CS HIGH                         | 5   |     |     | ns    |
| t <sub>LWD</sub> | LOADDAC LOW                                      | 50  |     |     | ns    |

## **LOGIC TRUTH TABLE**

| R/W   | cs       | LOADDAC | INPUT<br>REGISTER | DAC<br>REGISTER | MODE        |
|-------|----------|---------|-------------------|-----------------|-------------|
| L     | L        | L       | Write             | Write           | Write       |
| L     | L        | Н       | Write             | Hold            | Write Input |
| Н     | L        | Н       | Read              | Hold            | Read Input  |
| X     | Н        | L       | Hold              | Update          | Update      |
| Х     | Н        | Н       | Hold              | Hold            | Hold        |
| X = D | on't Car | e.      |                   |                 |             |

# **TYPICAL PERFORMANCE CURVES**













# TYPICAL PERFORMANCE CURVES (CONT)













# TYPICAL PERFORMANCE CURVES (CONT)













# TYPICAL PERFORMANCE CURVES (CONT)













## **OPERATION**

The DAC7621 is a 12-bit digital-to-analog converter (DAC) complete with an input shift register, DAC register, laser-trimmed 12-bit DAC, on-board reference, and a rail-to-rail output amplifier. Figure 1 shows the basic operation of the DAC7621.

#### **INTERFACE**

Figure 1 shows the basic connection between a microcontroller and the DAC7621. The interface consists of a Read/Write (R/ $\overline{W}$ ), data, and a load DAC signal ( $\overline{LOADDAC}$ ). In addition, a chip select ( $\overline{CS}$ ) input is available to enable the DAC7621 when there are multiple devices. The data format is Straight Binary. An asynchronous clear input ( $\overline{CLR}$ ) is provided to simplify start-up or periodic resets. Table I shows the relationship between input code and output voltage.

| DAC7621 Full-Scale Range = 4.095V<br>Least Significant Bit = 1mV                                 |                                      |                                                                              |  |  |  |  |  |  |  |  |  |
|--------------------------------------------------------------------------------------------------|--------------------------------------|------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| DIGITAL INPUT CODE<br>STRAIGHT OFFSET BINARY                                                     | ANALOG OUTPUT<br>(V)                 | DESCRIPTION                                                                  |  |  |  |  |  |  |  |  |  |
| FFF <sub>H</sub><br>801 <sub>H</sub><br>800 <sub>H</sub><br>7FF <sub>H</sub><br>000 <sub>H</sub> | +4.095<br>+2.049<br>+2.048<br>+2.047 | Full Scale<br>Midscale + 1 LSB<br>Midscale<br>Midscale - 1 LSB<br>Zero Scale |  |  |  |  |  |  |  |  |  |

TABLE I. Digital Input Code and Corresponding Ideal Analog Output.

The digital data into the DAC7621 is double-buffered. This means that new data can be entered into the DAC without disturbing the old data and the analog output of the converter. At some point after the data has been entered into the serial shift register, this data can be transferred into the DAC register. This transfer is accomplished with a HIGH to LOW transition of the  $\overline{LOADDAC}$  pin. However, the  $\overline{LOADDAC}$  pin makes the DAC register transparent. If new data becomes available on the bus register while  $\overline{LOADDAC}$  is LOW, the DAC output voltage will change as the data changes. To prevent this,  $\overline{CS}$  must be returned HIGH prior to changing data on the bus.

At any time, the contents of the DAC register can be set to  $000_H$  (analog output equals 0V) by taking the  $\overline{CLR}$  input LOW. The DAC register will remain at this value until  $\overline{CLR}$  is returned HIGH and  $\overline{LOADDAC}$  is taken LOW to allow the contents of the input register to be transferred to the DAC register. If  $\overline{LOADDAC}$  is LOW when  $\overline{CLR}$  is taken LOW, the DAC register will be set to  $000_H$  and the analog output driven to 0V. When  $\overline{CLR}$  is returned HIGH, the DAC register and the analog output will respond accordingly.

#### **DIGITAL-TO-ANALOG CONVERTER**

The internal DAC section is a 12-bit voltage output device that swings between ground and the internal reference voltage. The DAC is realized by a laser-trimmed R-2R ladder network which is switched by N-channel MOSFETs. The DAC output is internally connected to the rail-to-rail output operational amplifier.



FIGURE 1. Basic Operation of the DAC7621.



FIGURE 2. Simplified Schematic of Analog Portion.

#### **OUTPUT AMPLIFIER**

A precision, low-power amplifier buffers the output of the DAC section and provides additional gain to achieve a 0V to 4.095V range. The amplifier has low offset voltage, low noise, and a set gain of 1.682V/V (4.095/2.435). See Figure 2 for an equivalent circuit schematic of the analog portion of the DAC7621.

The output amplifier has a  $7\mu s$  typical settling time to  $\pm 1$  LSB of the final value. Note that there are differences in the settling time for negative-going signals versus positive-going signals.

The rail-to-rail output stage of the amplifier provides the full-scale range of 0V to 4.095V while operating on a supply voltage as low as 4.75V. In addition to its ability to drive resistive loads, the amplifier will remain stable while driving capacitive loads of up to 500pF. See Figure 3 for an equivalent circuit schematic of the amplifier's output driver and the Typical Performance Curves section for more information regarding settling time, load driving capability, and output noise.



FIGURE 3. Simplified Driver Section of Output Amplifier.

# BURR-BROWN® DAC7621

#### **POWER SUPPLY**

A BiCMOS process and careful design of the bipolar and CMOS sections of the DAC7621 result in a very low power device. Bipolar transistors are used where tight matching and low noise are needed to achieve analog accuracy, and CMOS transistors are used for logic, switching functions and for other low power stages.

If power consumption is critical, it is important to keep the logic levels on the digital inputs (R/ $\overline{W}$ , CLK,  $\overline{CS}$ ,  $\overline{LOADDAC}$ ,  $\overline{CLR}$ ) as close as possible to either  $V_{DD}$  or ground. This will keep the CMOS inputs (see "Supply Current vs Logic Input Voltages" in the Typical Performance Curves) from shunting current between  $V_{DD}$  and ground.

The DAC7621 power supply should be bypassed as shown in Figure 1. The bypass capacitors should be placed as close to the device as possible, with the  $0.1\mu F$  capacitor taking priority in this regard. The "Power Supply Rejection vs Frequency" graph in the Typical Performance Curves section shows the PSRR performance of the DAC7621. This should be taken into account when using switching power supplies or DC/DC converters.

In addition to offering guaranteed performance with  $V_{DD}$  in the 4.75V to 5.25V range, the DAC7621 will operate with reduced performance down to 4.5V. Operation between 4.5V and 4.75V will result in longer settling time, reduced performance, and current sourcing capability. Consult the " $V_{DD}$  vs Load Current" graph in the Typical Performance Curves section for more information.

# **APPLICATIONS**

#### **POWER AND GROUNDING**

The DAC7621 can be used in a wide variety of situations—from low power, battery operated systems to large-scale industrial process control systems. In addition, some applications require better performance than others, or are particularly sensitive to one or two specific parameters. This diversity makes it difficult to define definite rules to follow concerning the power supply, bypassing, and grounding. The following discussion must be considered in relation to the desired performance and needs of the particular system.

A precision analog component requires careful layout, adequate bypassing, and a clean, well-regulated power supply. As the DAC7621 is a single-supply, +5V component, it will often be used in conjunction with digital logic, microcontrollers, microprocessors, and digital signal processors. The more digital logic present in the design and the higher the switching speed, the more difficult it will be to achieve good performance.

The DAC7621 has separate analog ground and digital ground pins. The current through DGND is mostly switching transients and are up to 4mA peak in amplitude. The current through AGND is typically 0.5mA.

For best performance, separate analog and digital ground planes with a single interconnection point to minimize ground loops. The analog pins are located adjacent to each other to help isolate analog from digital signals. Analog signals should be routed as far as possible from digital signals and should cross them at right angles. A solid analog ground plane around the D/A package, as well as under it in the vicinity of the analog and power supply pins, will isolate the D/A from switching currents. It is recommended that DGND and AGND be connected directly to the ground planes under the package.

If several DAC7621s are used, or if sharing supplies with other components, connecting the AGND and DGND lines together at the power supplies once, rather than at each chip, may produce better results.

The power applied to  $V_{DD}$  should be well regulated and lownoise. Switching power supplies and DC/DC converters will often have high-frequency glitches or spikes riding on the output voltage. In addition, digital components can create similar high frequency spikes as their internal logic switches states. This noise can easily couple into the DAC output voltage through various paths between  $V_{DD}$  and  $V_{OUT}$ .

As with the GND connection,  $V_{DD}$  should be connected to a +5V power supply plane or trace that is separate from the connection for digital logic until they are connected at the power entry point. In addition, the  $10\mu F$  and  $0.1\mu F$  capacitors shown in Figure 4 are strongly recommended and should be installed as close to  $V_{DD}$  and ground as possible. In some situations, additional bypassing may be required such as a  $100\mu F$  electrolytic capacitor or even a "Pi" filter made up of inductors and capacitors—all designed to essentially lowpass filter the +5V supply, removing the high frequency noise (see Figure 4).



FIGURE 4. Suggested Power and Ground Connections for a DAC7621 Sharing a +5V Supply with a Digital System with a Single Ground Plane.





10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| DAC7621E         | ACTIVE     | SSOP         | DB                 | 20   | 70             | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | DAC7621E                | Samples |
| DAC7621E/1K      | ACTIVE     | SSOP         | DB                 | 20   | 1000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | DAC7621E                | Samples |
| DAC7621E/1KG4    | ACTIVE     | SSOP         | DB                 | 20   | 1000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | DAC7621E                | Samples |
| DAC7621EB        | ACTIVE     | SSOP         | DB                 | 20   | 70             | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | DAC7621E<br>B           | Samples |
| DAC7621EBG4      | ACTIVE     | SSOP         | DB                 | 20   | 70             | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | DAC7621E<br>B           | Samples |
| DAC7621EG4       | ACTIVE     | SSOP         | DB                 | 20   | 70             | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | DAC7621E                | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



# **PACKAGE OPTION ADDENDUM**

10-Dec-2020

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 15-Sep-2018

## TAPE AND REEL INFORMATION





|   |    | Dimension designed to accommodate the component width     |
|---|----|-----------------------------------------------------------|
| E | 30 | Dimension designed to accommodate the component length    |
| K | (0 | Dimension designed to accommodate the component thickness |
|   | Ν  | Overall width of the carrier tape                         |
| F | 21 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DAC7621E/1K | SSOP            | DB                 | 20 | 1000 | 330.0                    | 16.4                     | 8.2        | 7.5        | 2.5        | 12.0       | 16.0      | Q1               |

www.ti.com 15-Sep-2018



#### \*All dimensions are nominal

| I | Device      | Package Type | Package Drawing Pins SP |    |      | Length (mm) | Width (mm) | Height (mm) |
|---|-------------|--------------|-------------------------|----|------|-------------|------------|-------------|
| I | DAC7621E/1K | SSOP         | DB                      | 20 | 1000 | 346.0       | 346.0      | 33.0        |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated