



# 16-Bit, 500kHz, MicroPower Sampling ANALOG-TO-DIGITAL CONVERTER

Check for Samples: ADS8322

#### **FEATURES**

- HIGH-SPEED PARALLEL INTERFACE
- 500kHz SAMPLING RATE
- LOW POWER: 85mW at 500kHz
- INTERNAL 2.5V REFERENCE
- UNIPOLAR INPUT RANGE
- TQFP-32 PACKAGE

#### **APPLICATIONS**

- CT SCANNERS
- HIGH-SPEED DATA ACQUISITION
- TEST AND INSTRUMENTATION
- MEDICAL EQUIPMENT

# **DESCRIPTION**

The ADS8322 is a 16-bit, 500kHz analog-to-digital (A/D) converter with an internal 2.5V reference. The device includes a 16-bit capacitor-based successive approximation register (SAR) A/D converter with inherent sample-and-hold. The ADS8322 offers a full 16-bit interface, or an 8-bit option where data are read using two read cycles and eight pins. The ADS8322 is available in a TQFP-32 package and is ensured over the industrial -40°C to +85°C temperature range.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# ORDERING INFORMATION(1)

| PRODUCT   | MAXIMUM<br>INTEGRAL<br>LINEARITY<br>ERROR (LSB) | NO<br>MISSING<br>CODES<br>ERROR (LSB) | PACKAGE-<br>LEAD | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | TRANSPORT<br>MEDIA,<br>QUANTITY |
|-----------|-------------------------------------------------|---------------------------------------|------------------|-----------------------|-----------------------------------|--------------------|---------------------------------|
| ADS8322Y  | . 0                                             | 14                                    | TQFP-32          | PBS                   | –40°C to +85°C                    |                    | Tape and reel,<br>250           |
| AD563221  | ±8                                              | 14                                    | TQFP-32          | PBS                   | -40°C t0 +65°C                    |                    | Tape and reel,<br>2000          |
| ADS8322YB | .6                                              | 15                                    | TQFP-32          | PBS                   | –40°C to +85°C                    |                    | Tape and reel,<br>250           |
| AD303221B | ±6                                              | 15                                    | TQFP-32          | FBS                   | -40 C 10 +65 C                    |                    | Tape and reel,<br>2000          |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this data sheet, or see the TI website at www.ti.com.

# ABSOLUTE MAXIMUM RATINGS(1)

Over operating free-air temperature range (unless otherwise noted).

|                                           | ADS8322                        | UNIT |
|-------------------------------------------|--------------------------------|------|
| +IN to GND                                | V <sub>A</sub> + 0.1           | V    |
| -IN to GND                                | +0.5                           | V    |
| V <sub>A</sub> to GND                     | -0.3 to +7                     | V    |
| Digital input voltage to GND              | -0.3 to (V <sub>A</sub> + 0.3) | V    |
| V <sub>OUT</sub> to GND                   | -0.3 to (V <sub>A</sub> + 0.3) | V    |
| Operating temperature range               | -40 to +105                    | °C   |
| Storage temperature range                 | -65 to +150                    | °C   |
| Junction temperature (T <sub>J</sub> max) | +150                           | °C   |
| Power dissipation                         | $(T_J max - T_A)/\theta_{JA}$  |      |
| θ <sub>JA</sub> thermal impedance         | 240                            | °C/W |

(1) Stresses above those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.



# **ELECTRICAL CHARACTERISTICS:** +V<sub>A</sub> = +5V

At  $-40^{\circ}$ C to  $+85^{\circ}$ C,  $+V_A = +5V$ ,  $V_{REF} = +2.5V$ ,  $f_{SAMPLE} = 500$ kHz, and  $f_{CLK} = 20 \bullet f_{SAMPLE}$ , unless otherwise specified.

|                                      |                                              |       | ADS8322Y | ,                    |      | ADS8322YB | (1)                  |                     |
|--------------------------------------|----------------------------------------------|-------|----------|----------------------|------|-----------|----------------------|---------------------|
| PARAMETER                            | TEST CONDITIONS                              | MIN   | TYP      | MAX                  | MIN  | TYP       | MAX                  | UNIT                |
| RESOLUTION                           |                                              |       |          |                      |      |           |                      |                     |
| Resolution                           |                                              |       | 16       |                      |      | 16        |                      | Bits                |
| ANALOG INPUTS                        |                                              |       |          |                      |      |           |                      |                     |
| Full-scale input span <sup>(2)</sup> | +IN - (-IN)                                  | 0     |          | +2V <sub>REF</sub>   | 0    |           | +2V <sub>REF</sub>   | V                   |
| Absolute input rooms                 | +IN                                          | -0.1  |          | V <sub>A</sub> + 0.1 | -0.1 |           | V <sub>A</sub> + 0.1 | V                   |
| Absolute input range                 | -IN                                          | -0.1  |          | +0.5                 | -0.1 |           | +0.5                 | V                   |
| Capacitance                          |                                              |       | 25       |                      |      | 25        |                      | pF                  |
| Leakage current                      |                                              |       | ±1       |                      |      | ±1        |                      | nA                  |
| SYSTEM PERFORMANCE                   |                                              | •     |          |                      |      |           | •                    |                     |
| No missing codes                     |                                              | 14    |          |                      | 15   |           |                      | Bits                |
| Integral linearity error             |                                              |       | ±4       | ±8                   |      | ±3        | ±6                   | LSBs <sup>(3)</sup> |
| Offset error                         |                                              |       | ±1.0     | ±2                   |      | ±0.5      | ±1.0                 | mV                  |
| Gain error <sup>(4)</sup>            |                                              |       | ±0.25    | ±0.50                |      | ±0.22     | ±0.25                | %FSR                |
| Common-mode rejection ratio          | At dc                                        |       | 70       |                      |      | 70        |                      | dB                  |
| Noise                                |                                              |       | 60       |                      |      | 60        |                      | $\mu V_{RMS}$       |
| Power-supply rejection ratio         | At FFFFh output code                         |       | ±3       |                      |      | ±3        |                      | LSBs                |
| SAMPLING DYNAMICS                    |                                              | "     |          | 1                    |      | 1         | "                    |                     |
| Conversion time                      |                                              |       |          | 1.6                  |      |           | 1.6                  | μs                  |
| Acquisition time                     |                                              | 350   |          |                      | 350  |           |                      | ns                  |
| Throughput rate                      |                                              |       |          | 500                  |      |           | 500                  | kHz                 |
| Aperture delay                       |                                              |       | 50       |                      |      | 50        |                      | ns                  |
| Aperture jitter                      |                                              |       | 20       |                      |      | 20        |                      | ps                  |
| Small-signal bandwidth               |                                              |       | 30       |                      |      | 30        |                      | MHz                 |
| Step response                        |                                              |       | 100      |                      |      | 100       |                      | ns                  |
| DYNAMIC CHARACTERISTICS              |                                              | "     |          | 1                    |      | 1         | "                    |                     |
| Total harmonic distortion (5)        | $V_{IN} = 5V_{PP}$ at 100kHz                 |       | -90      |                      |      | -93       |                      | dB                  |
| SINAD                                | V <sub>IN</sub> = 5V <sub>PP</sub> at 100kHz |       | 81       |                      |      | 83        |                      | dB                  |
| Spurious free dynamic range          | V <sub>IN</sub> = 5V <sub>PP</sub> at 100kHz |       | 94       |                      |      | 96        |                      | dB                  |
| REFERENCE OUTPUT                     |                                              | "     |          | 1                    |      |           |                      |                     |
| Voltage                              | I <sub>OUT</sub> = 0                         | 2.475 | 2.50     | 2.525                | 2.48 | 2.50      | 2.52                 | V                   |
| Source current                       | Static load                                  |       |          | 10                   |      |           | 10                   | μA                  |
| Drift                                | I <sub>OUT</sub> = 0                         |       | 20       |                      |      | 20        |                      | ppm/°C              |
| Line regulation                      | 4.75V ≤ V <sub>CC</sub> ≤ 5.25V              |       | 0.6      |                      |      | 0.6       |                      | mV                  |
| REFERENCE INPUT                      | <u>'</u>                                     | 1     | 1        | 1                    |      | 1         | 1                    | l .                 |
| Range                                |                                              | 1.5   |          | 2.55                 | 1.5  |           | 2.55                 | V                   |
| Resistance <sup>(6)</sup>            | To internal reference voltage                |       | 10       |                      |      | 10        |                      | kΩ                  |

Shaded cells indicate different specifications from ADS8322Y.

(6) Can vary ±30%.

Ideal input span; does not include gain or offset error.

 <sup>(3)</sup> LSB means least significant bit, with V<sub>REF</sub> equal to +2.5V; 1LSB = 76μV.
(4) Measured relative to an ideal, full-scale input [+In – (–In)] of 4.9999V. Thus, gain error includes the error of the internal voltage

Calculated on the first nine harmonics of the input frequency.



# ELECTRICAL CHARACTERISTICS: $+V_A = +5V$ (continued)

At  $-40^{\circ}$ C to  $+85^{\circ}$ C,  $+V_A = +5V$ ,  $V_{REF} = +2.5V$ ,  $f_{SAMPLE} = 500$ kHz, and  $f_{CLK} = 20 \bullet f_{SAMPLE}$ , unless otherwise specified.

|                             |                               |          | ADS8322Y       |                 |      | ADS8322YB      | 1)              |      |  |
|-----------------------------|-------------------------------|----------|----------------|-----------------|------|----------------|-----------------|------|--|
| PARAMETER                   | TEST CONDITIONS               | MIN      | TYP            | MAX             | MIN  | TYP            | MAX             | UNIT |  |
| DIGITAL INPUT/OUTPUT        |                               | <u> </u> |                |                 |      |                |                 |      |  |
| Logic family                |                               |          | CMOS           |                 |      | CMOS           |                 |      |  |
| Logic levels:               |                               |          |                |                 |      |                |                 |      |  |
| V <sub>IH</sub>             | I <sub>IH</sub> ≤ +5μA        | 3.0      |                | +V <sub>A</sub> | 3.0  |                | +V <sub>A</sub> | V    |  |
| V <sub>IL</sub>             | I <sub>IL</sub> ≤ +5μA        | -0.3     |                | 0.8             | -0.3 |                | 0.8             | V    |  |
| V <sub>OH</sub>             | I <sub>OH</sub> = 2 TTL Loads | 4.0      |                |                 | 4.0  |                |                 | V    |  |
| V <sub>OL</sub>             | I <sub>OH</sub> = 2 TTL Loads |          |                | 0.4             |      |                | 0.4             | V    |  |
| Data format                 |                               | :        | Straight binar | у               |      | Straight binar | у               |      |  |
| POWER-SUPPLY REQUIREMENTS   |                               |          |                |                 |      |                |                 | •    |  |
| Power-supply voltage        |                               |          |                |                 |      |                |                 |      |  |
| +V <sub>A</sub>             |                               | 4.75     | 5              | 5.25            | 4.75 | 5              | 5.25            | V    |  |
| +V <sub>D</sub>             |                               | 4.75     | 5              | 5.25            | 4.75 | 5              | 5.25            | V    |  |
| Supply current              | f <sub>SAMPLE</sub> = 500kHz  |          | 17             | 25              |      | 17             | 25              | mA   |  |
| Power dissipation           | f <sub>SAMPLE</sub> = 500kHz  |          | 85             | 125             |      | 85             | 125             | mW   |  |
| TEMPERATURE RANGE           | •                             | •        | *              |                 | •    | *              |                 |      |  |
| Specified temperature range |                               | -40      |                | +85             | -40  |                | +85             | °C   |  |

#### **DEVICE INFORMATION**

PBS PACKAGE TQFP-32 (TOP VIEW)





#### **PIN ASSIGNMENTS**

| TER | MINAL              |                                                                                                                                  |
|-----|--------------------|----------------------------------------------------------------------------------------------------------------------------------|
| NO  | NAME               | DESCRIPTION                                                                                                                      |
| 1   | DB15               | Data Bit 15 (MSB)                                                                                                                |
| 2   | DB14               | Data Bit 14                                                                                                                      |
| 3   | DB13               | Data Bit 13                                                                                                                      |
| 4   | DB12               | Data Bit 12                                                                                                                      |
| 5   | DB11               | Data Bit 11                                                                                                                      |
| 6   | DB10               | Data Bit 10                                                                                                                      |
| 7   | DB9                | Data Bit 9                                                                                                                       |
| 8   | DB8                | Data Bit 8                                                                                                                       |
| 9   | DB7                | Data Bit 7                                                                                                                       |
| 10  | DB6                | Data Bit 6                                                                                                                       |
| 11  | DB5                | Data Bit 5                                                                                                                       |
| 12  | DB4                | Data Bit 4                                                                                                                       |
| 13  | DB3                | Data Bit 3                                                                                                                       |
| 14  | DB2                | Data Bit 2                                                                                                                       |
| 15  | DB1                | Data Bit 1                                                                                                                       |
| 16  | DB0                | Data Bit 0 (LSB)                                                                                                                 |
| 17  | BUSY               | High when a conversion is in progress.                                                                                           |
| 18  | V <sub>D</sub> +   | Digital Power Supply, +5VDC.                                                                                                     |
| 19  | DGND               | Digital Ground                                                                                                                   |
| 20  | CLOCK              | An external CMOS-compatible clock can be applied to the CLOCK input to synchronize the conversion process to an external source. |
| 21  | CONVST             | Convert Start                                                                                                                    |
| 22  | RD                 | Synchronization pulse for the parallel output.                                                                                   |
| 23  | BYTE               | Selects eight most significant bits (low) or eight least significant bits (high). Data valid on pins 9-16.                       |
| 24  | CS                 | Chip Select                                                                                                                      |
| 25  | -IN                | Inverting Input Channel                                                                                                          |
| 26  | +IN                | Noninverting Input Channel                                                                                                       |
| 27  | AGND               | Analog Ground                                                                                                                    |
| 28  | +V <sub>A</sub>    | Analog Power Supply, +5VDC.                                                                                                      |
| 29  | NC                 | No connection                                                                                                                    |
| 30  | NC                 | No connection                                                                                                                    |
| 31  | REF <sub>IN</sub>  | Reference Input. When using the internal 2.5V reference, tie this pin directly to REF <sub>OUT</sub> .                           |
| 32  | REF <sub>OUT</sub> | Reference Output. A 0.1µF capacitor should be connected to this pin when the internal reference is used.                         |



#### TIMING INFORMATION



# TIMING CHARACTERISTICS(1)(2)

All specifications typical at  $-40^{\circ}$ C to  $+85^{\circ}$ C,  $+V_D = +5V$ .

|                   |                                      |                 |     | ADS8322 |     |      |  |  |
|-------------------|--------------------------------------|-----------------|-----|---------|-----|------|--|--|
|                   | PARAMETER                            | TEST CONDITIONS | MIN | TYP     | MAX | UNIT |  |  |
| t <sub>CONV</sub> | Conversion Time                      |                 |     |         | 1.6 | μs   |  |  |
| t <sub>AQC</sub>  | Acquisition Time                     |                 | 350 |         |     | ns   |  |  |
| t <sub>1</sub>    | CLOCK Period                         |                 | 100 |         |     | ns   |  |  |
| t <sub>2</sub>    | CLOCK High Time                      |                 | 40  |         |     | ns   |  |  |
| t <sub>3</sub>    | CLOCK Low Time                       |                 | 40  |         |     | ns   |  |  |
| t <sub>4</sub>    | CONVST Low to Clock High             |                 | 10  |         |     | ns   |  |  |
| t <sub>5</sub>    | CLOCK High to CONVST High            |                 | 5   |         |     | ns   |  |  |
| t <sub>6</sub>    | CONVST Low Time                      |                 | 20  |         |     | ns   |  |  |
| 7                 | CONVST Low to BUSY High              |                 |     |         | 25  | ns   |  |  |
| t <sub>e</sub>    | CS Low to CONVST Low                 |                 | 0   |         |     | ns   |  |  |
| t <sub>9</sub>    | CONVST High                          |                 | 20  |         |     | ns   |  |  |
| 10                | CLOCK Low to CONVST Low              |                 | 0   |         |     | ns   |  |  |
| 11                | CLOCK High to BUSY Low               |                 |     |         | 25  | ns   |  |  |
| t <sub>12</sub>   | CS High                              |                 | 0   |         |     | ns   |  |  |
| 13                | CS Low to RD Low                     |                 | 0   |         |     | ns   |  |  |
| 14                | RD High to CS High                   |                 | 0   |         |     | ns   |  |  |
| 15                | RD Low Time                          |                 | 50  |         |     | ns   |  |  |
| 16                | RD Low to Data Valid                 |                 | 40  |         |     | ns   |  |  |
| 17                | Data Hold from RD High               |                 | 5   |         |     | ns   |  |  |
| 18                | BYTE Change to RD Low <sup>(3)</sup> |                 | 0   |         |     | ns   |  |  |
| t <sub>19</sub>   | RD High Time                         |                 | 20  |         |     | ns   |  |  |

All input signals are specified with  $t_R = t_F = 5 \text{ns}$  (10% to 90% of  $V_{DD}$ ) and timed from a voltage level of ( $V_{IL} + V_{IH}$ ) /2.

<sup>(2)</sup> See timing diagram, above.

BYTE is asynchronous; when BYTE is 0, bits 15 through 0 appear at DB15-DB0. When BUSY is 1, bits 15 through 8 appear on DB7-DB0. RD may remain low between changes in BYTE.



## **TYPICAL CHARACTERISTICS**

At  $-40^{\circ}$ C to  $+85^{\circ}$ C,  $+V_{A} = +5V$ ,  $V_{REF} = +2.5V$ ,  $f_{SAMPLE} = 500$ kHz, and  $f_{CLK} = 20 \bullet f_{SAMPLE}$ , unless otherwise specified.



Figure 1.



Figure 2.

# SPURIOUS FREE DYNAMIC RANGE AND TOTAL HARMONIC DISTORTIONVS INPUT FREQUENCY



Figure 3.



Figure 4.



Figure 5.



Figure 6.



## **TYPICAL CHARACTERISTICS (continued)**

At -40°C to +85°C,  $+V_A = +5V$ ,  $V_{REF} = +2.5V$ ,  $f_{SAMPLE} = 500$ kHz, and  $f_{CLK} = 20 \bullet f_{SAMPLE}$ , unless otherwise specified.



Figure 7.



Figure 8.



Figure 9.



Figure 10.



Figure 11.



Figure 12.



#### THEORY OF OPERATION

The ADS8322 is a high-speed successive approximation register (SAR) A/D converter with an internal 2.5V bandgap reference. The architecture is based on capacitive redistribution, which inherently includes a sample-and-hold function. The basic operating circuit for the ADS8322 is shown in Figure 13.

The ADS8322 requires an external clock to run the conversion process. The clock can be run continuously or it can be gated to conserve power between conversions. This clock can vary between 25kHz (1.25kHz throughput) and 10MHz (500kHz throughput). The duty cycle of the clock is unimportant as long as the minimum HIGH and LOW

times are at least 40ns and the clock period is at least 100ns. The minimum clock frequency is governed by the parasitic leakage of the capacitive digital-to-analog (CDAC) capacitors internal to the ADS8322.

The analog input is provided to two input pins, +IN and -IN. When a conversion is initiated, the differential input on these pins is sampled on the internal capacitor array. While a conversion is in progress, both inputs are disconnected from any internal function.



Figure 13. Typical Circuit Configuration



#### REFERENCE

Under normal operation, the  $REF_{OUT}$  pin should be directly connected to the  $REF_{IN}$  pin to provide an internal +2.5V reference to the ADS8322. The ADS8322 can operate, however, with an external reference in the range of 1.5V to 2.6V for a corresponding full-scale range of 3.0V to 5.2V.

The internal reference of the ADS8322 is double-buffered. If the internal reference is used to drive an external load, a buffer is provided between the reference and the load applied to the REF\_OUT pin (the internal reference can typically source and sink  $10\mu A$  of current). If an external reference is used, the second buffer provides isolation between the external reference and the CDAC. This buffer is also used to recharge all of the CDAC capacitors during conversion.

#### **ANALOG INPUT**

When the converter enters the Hold mode, the voltage difference between the +IN and -IN inputs is captured on the internal capacitor array. The voltage on the -IN input is limited between -0.1V and 0.5V, allowing the input to reject small signals which are common to both the +IN and -IN inputs. The +IN input has a range of -0.1V to +V<sub>A</sub> + 0.1V.

The input current on the analog inputs depends upon a number of factors: sample rate, input voltage, and source impedance. Essentially, the current into the ADS8322 charges the internal capacitor array during the sample period. After this capacitance has been fully charged, there is no further input current. The source of the analog input voltage must be able to charge the input capacitance (25pF) to a 16-bit settling level within the acquisition time (400ns) of the device. When the converter goes into Hold mode, the input impedance is greater than  $1G\Omega$ .

Care must be taken regarding the absolute analog input voltage. To maintain the linearity of the converter, the –IN input should not drop below GND – 100mV or exceed GND + 0.5V. The +IN input should always remain within the range of GND – 100mV to  $V_A$  + 100mV. Outside of these ranges, the converter linearity may not meet specifications. To minimize noise, low-bandwidth input signals with low-pass filters should be used.

#### **DIGITAL INTERFACE**

#### **TIMING AND CONTROL**

See the timing diagram and the *Timing Characteristics* section for detailed information on timing signals and the respective requirements for each.

The ADS8322 uses an external clock (CLOCK) which controls the conversion rate of the CDAC. With a 10MHz external clock, the A/D converter sampling rate is 500kHz, which corresponds to a 2µs maximum throughput time.

Conversions are initiated by bringing the CONVST pin low for a minimum of 20ns (after the 20ns minimum requirement has been met, the CONVST pin can be brought high), while CS is low. The ADS8322 switches from Sample-to-Hold mode on the falling edge of the CONVST command. Following the first rising edge of the external clock after a CONVST low, the ADS8322 begins conversion (this first rising edge of the external clock represents the start of clock cycle one; the ADS8322 requires 16 rising clock edges to complete a conversion). The BUSY output goes high immediately following CONVST going low. BUSY stays high through the conversion process and returns low when the conversion has ended.

Both  $\overline{RD}$  and  $\overline{CS}$  can be high during and before a conversion (although  $\overline{CS}$  must be low when  $\overline{CONVST}$  goes low to initiate a conversion). Both the  $\overline{RD}$  and  $\overline{CS}$  pins are brought low in order to enable the parallel output bus with the conversion.

#### **READING DATA**

The ADS8322 outputs full parallel data in Straight Binary format, as shown in Table 1. The parallel output is active when CS and RD are both LOW. The output data should not be read 125ns before the falling edge of CONVST and 10ns after the falling edge. Any other combination of CS and RD will 3-state the parallel output. Refer to Table 1 for ideal output codes.

Table 1. Ideal Input Voltages and Output Codes

|                                | •                              | •                      | •        |  |
|--------------------------------|--------------------------------|------------------------|----------|--|
| DESCRIPTION                    | ANALOG<br>VALUE                | DIGITAL<br>STRAIGH     |          |  |
| Full-Scale<br>Range            | 2 • V <sub>REF</sub>           |                        |          |  |
| Least Significant<br>Bit (LSB) | 2 •<br>V <sub>REF</sub> /65535 | BINARY<br>CODE         | HEX CODE |  |
| +Full Scale                    | 2V <sub>REF</sub> – 1<br>LSB   | 1111 1111<br>1111 1111 | FFFF     |  |
| Midscale                       | V <sub>REF</sub>               | 1000 0000<br>0000 0000 | 8000     |  |
| Midscale - LSB                 | V <sub>REF</sub> – 1 LSB       | 0111 1111<br>1111 1111 | 7FFF     |  |
| Zero                           | 0                              | 0000 0000<br>0000 0000 | 0000     |  |



#### **BYTE**

The output data appear as a full 16-bit word on DB15- DB0 (MSB-LSB), if BYTE is low. The result may also be read on an 8-bit bus by using only DB7-DB0. In this case two reads are necessary. The first read proceeds as before, leaving BYTE low and reading the eight least significant bits on DB7-DB0, then bringing BYTE high. When BYTE is high, the upper eight bits (D15-D8) appear on DB7-DB0.

### **NOISE**

Figure 14 shows the transition noise of the ADS8322. A low-level dc input was applied to the analog input pins and the converter was put through 8,192 conversions. The digital output of the A/D converter varies in output code due to the internal noise of the ADS8322. This characteristic is true for all 16-bit SAR-type A/D converters. Using a histogram to plot the output codes, the distribution should appear bell-shaped, with the peak of the bell curve representing the nominal code for the input value. The  $\pm 1\sigma$ ,  $\pm 2\sigma$ , and  $\pm 3\sigma$  distributions respectively represent the 68.3%, 95.5%, and 99.7% of all codes. The transition noise can be calculated by dividing the number of codes measured by six; this yields the ±3σ distribution, or 99.7%, of all codes. Statistically, up to three codes could fall outside the distribution when executing 1,000 conversions. The ADS8322, with five output codes for the  $\pm 3\sigma$  distribution, yields a < ±0.8LSB transition noise at 5V operation. Remember that to achieve this low-noise performance, the peak-to-peak noise of the input signal and reference must be  $< 50\mu V$ .



Figure 14. Histogram of 8,192 Conversions of a Low-Level DC Input

#### **AVERAGING**

The noise of the A/D converter can be compensated by averaging the digital codes. By averaging conversion results, transition noise is reduced by a factor of  $1/\sqrt{n}$ , where *n* is the number of averages. For example, averaging four conversion results reduces the transition noise by 1/2 to  $\pm 0.25$  LSBs. Averaging should only be used for input signals with frequencies near dc.

For ac signals, a digital filter can be used to low-pass filter and decimate the output codes. configuration works in a similar manner to averaging: for every decimation by 2, the signal-to-noise ratio improves by 3dB.

#### **LAYOUT**

For optimum performance, care should be taken with the physical layout of the ADS8322 circuitry. This consideration is particularly true if the CLOCK input is approaching the maximum throughput rate.

As the ADS8322 offers single-supply operation, it is often used in close proximity with digital logic, microcontrollers, microprocessors, and digital signal processors. The more digital logic present in the design and the higher the switching speed, the more difficult it is to achieve good performance from the converter.

The basic SAR architecture is sensitive to glitches or sudden changes on the power supply, reference, ground connections and digital inputs that occur just before latching the output of the analog comparator. Thus, during any single conversion for an n-bit SAR converter, there are n windows in which large external transient voltages can affect the conversion result. Such alitches might originate from switching power supplies, or nearby digital logic or high-power devices.

The degree of error in the digital output depends on the reference voltage, layout, and the exact timing of the external event. These errors can change if the external event changes in time with respect to the CLOCK input.

On average, the ADS8322 draws very little current from an external reference, as the reference voltage is internally buffered. If the reference voltage is external and originates from an op amp, make sure that it can drive the bypass capacitor or capacitors without oscillation.



The AGND and DGND pins should be connected to a clean ground point. In all cases, this point should be the *analog* ground. Avoid connections which are too close to the grounding point of a microcontroller or digital signal processor. If required, run a ground trace directly from the converter to the power supply entry point. The ideal layout will include an analog ground plane dedicated to the converter and associated analog circuitry.

As with the GND connections,  $V_{DD}$  should be connected to a +5V power supply plane, or trace, that is separate from the connection for digital logic until they are connected at the power entry point. Power to the ADS8322 should be clean and well-bypassed. A 0.1µF ceramic bypass capacitor should be placed as close to the device as possible. In addition, a 1µF to 10µF capacitor is recommended. If needed, an even larger capacitor and a 5 $\Omega$  or 10 $\Omega$  series resistor may be used to low-pass filter a noisy supply. In some situations, additional bypassing may be required, such as a 100µF electrolytic capacitor, or even a Pi filter made up of inductors and capacitors—all designed to essentially low-pass filter the +5V supply, removing the high-frequency noise.

#### **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | hanges from Original (July, 2001) to Revision A                             | Page |
|---|-----------------------------------------------------------------------------|------|
| • | Updated document format to current standards                                | 1    |
| • | Deleted lead temperature specifications from Absolute Maximum Ratings table | 2    |
| • | Changed acquisition time specification from .4µs (max) to 350ns (min)       | 3    |
| • | Changed acquisition time specification from .4µs (max) to 350ns (min)       | 6    |
| • | Added Figure 12, Linearity Error and Differential Linearity Error vs Code   | 8    |



# **PACKAGE OPTION ADDENDUM**

10-Dec-2020

#### **PACKAGING INFORMATION**

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                         |         |
| ADS8322Y/250     | ACTIVE | TQFP         | PBS                | 32   | 250            | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | B22Y                    | Samples |
| ADS8322Y/2K      | ACTIVE | TQFP         | PBS                | 32   | 2000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | B22Y                    | Samples |
| ADS8322YB/250    | ACTIVE | TQFP         | PBS                | 32   | 250            | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | B22Y<br>B               | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

10-Dec-2020

| In no event shall TI's liabilit | y arising out of such information | exceed the total purchase | price of the TI part(s) a | at issue in this document sold by | TI to Customer on an annual basis. |
|---------------------------------|-----------------------------------|---------------------------|---------------------------|-----------------------------------|------------------------------------|
|                                 |                                   |                           |                           |                                   |                                    |

# PACKAGE MATERIALS INFORMATION

www.ti.com 26-Feb-2019

# TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device Device | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ADS8322Y/250  | TQFP            | PBS                | 32 | 250  | 180.0                    | 16.4                     | 7.2        | 7.2        | 1.5        | 12.0       | 16.0      | Q2               |
| ADS8322Y/2K   | TQFP            | PBS                | 32 | 2000 | 330.0                    | 16.4                     | 7.2        | 7.2        | 1.5        | 12.0       | 16.0      | Q2               |
| ADS8322YB/250 | TQFP            | PBS                | 32 | 250  | 180.0                    | 16.4                     | 7.2        | 7.2        | 1.5        | 12.0       | 16.0      | Q2               |

www.ti.com 26-Feb-2019



\*All dimensions are nominal

| 7 till dillittorionono di o monimiai |              |                 |      |      |             |            |             |
|--------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                               | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| ADS8322Y/250                         | TQFP         | PBS             | 32   | 250  | 213.0       | 191.0      | 55.0        |
| AD\$8322Y/2K                         | TQFP         | PBS             | 32   | 2000 | 350.0       | 350.0      | 43.0        |
| ADS8322YB/250                        | TQFP         | PBS             | 32   | 250  | 213.0       | 191.0      | 55.0        |

# PBS (S-PQFP-G32)

# PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.



# PBS (S-PQFP-G32)

# PLASTIC QUAD FLATPACK



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- E. Customers should contact their board fabrication site for recommended solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated