# ADC3660 16 位、0.5 至 65 MSPS、低噪声、低功率双通道 ADC ## 1 特性 双通道 • 16 位 65MSPS ADC (最大输出速率 = 31Msps) • 本底噪声: -159dBFS/Hz 超低功耗:65MSPS 时为每通道 71mW • 16 位, 无丢码 • INL: ±2LSB; DNL: ±0.2LSB • 基准:外部或内部 • 输入带宽:900MHz (3dB) • 工业温度范围:-40°C至+105°C • 片上数字下变频器 - 2 倍、4 倍、8 倍、16 倍、32 倍抽取率 - 32 位 NCO 串行 CMOS 接口 1.8V 单电源 • 小尺寸: 40 引脚 WQFN (5mm × 5mm) 封装 频谱性能 (f<sub>IN</sub> = 5MHz): - SNR: 81.9dBFS - SFDR: 88dBc HD2 \ HD3 - SFDR: 102dBFS 最严重毛刺 #### 2 应用 - 数据采集 (DAQ) - 电机诊断和监控 - 电能质量分析仪 - 电源品质测定器 - 声纳 - 雷达 - 国防无线电 - 无线通信 - 实验室和现场仪表 - 光谱仪 ### 3 说明 ADC3660 器件是一款低噪声、超低功耗、16 位、 65MSPS 双通道高速模数转换器 (ADC)。该器件可实 现低功耗,噪声频谱密度为 - 159dBFS/Hz,还具有出 色的线性度和动态范围。ADC3660 可实现出色的直流 精度以及中频采样支持,因此是各种应用的出色选择。 该 ADC 在 65MSPS 下的功耗仅为每通道 71mW,功 耗随采样率减小而迅速降低。在旁路模式 (最高 31MSPS)下,您可以在1或2个时钟周期后获取输 出数据。 ADC3660 使用串行 CMOS (SCMOS) 接口输出数据, 可更大限度减少数字互连的次数。该器件提供双通道、 单通道和半通道选项。串行 CMOS 接口支持高达 250Mbps 的输出速率,相当于在复杂抽取后大约 15MSPS(双线)到大约 3.75MSPS(0.5线)的输出 速率。因此,ADC3660 可以使用内部抽取滤波器在 "过采样和抽取"模式下运行,从而改进动态范围并省 去外部抗混叠滤波器。 该器件采用 40 引脚 WQFN 封装 (5mm×5mm), 支 持 - 40 至 +105℃ 的工业级工作温度范围。 ### 器件信息 | 器件型号(1) | 封装 | 封装尺寸 ( 标称值 ) | |---------|-----------|---------------| | ADC3660 | WQFN (40) | 5.00 × 5.00mm | 如需了解所有可用封装,请参阅数据表末尾的封装选项附录。 FS = 65MSPS, F<sub>in</sub> = 1MHz, 16 倍抽取,实时 # **Table of Contents** | 1 特性 | 1 | 8.2 Functional Block Diagram | 21 | |-------------------------------------|----|-----------------------------------------|----| | 2 应用 | | 8.3 Feature Description | | | 3 说明 | | 8.4 Device Functional Modes | 42 | | 4 Revision History | | 8.5 Programming | 44 | | 5 Pin Configuration and Functions | | 8.6 Register Maps | 46 | | 6 Specifications | | 9 Application and Implementation | 62 | | 6.1 绝对最大额定值 | | 9.1 Typical Application | 62 | | 6.2 ESD 等级 | | 9.2 Initialization Set Up | 65 | | 6.3 建议运行条件 | | 10 Power Supply Recommendations | 66 | | | | 11 Layout | 68 | | 6.4 热性能信息 | | 11.1 Layout Guidelines | 68 | | 6.5 电气特性 - 功耗 | | 11.2 Layout Example | | | 6.6 电气特征 - 直流规格 | | 12 Device and Documentation Support | | | 6.7 电气特征 - 交流规格 | 8 | 12.1 Support Resources | | | 6.8 时序要求 | 10 | 12.2 Trademarks | | | 6.9 Typical Characteristics | | 12.3 Electrostatic Discharge Caution | 69 | | 7 Parameter Measurement Information | 19 | 12.4 Glossary | | | 8 Detailed Description | 21 | 13 Mechanical, Packaging, and Orderable | | | 8.1 Overview | 21 | Information | 69 | | | | | | # **4 Revision History** 注:以前版本的页码可能与当前版本的页码不同 | С | Changes from Revision * (September 2020) to Revision A (October 2020) | Page | |---|-----------------------------------------------------------------------|------| | • | 添加了 t <sub>CD</sub> 和 t <sub>DV</sub> 的更新特性数据 | 10 | | • | Added condition to resynch during operation | 35 | | • | added wait condition of 200000 clock cycles | 65 | | | | | # **5 Pin Configuration and Functions** 图 5-1. RSB Package, 40-Pin WQFN, Top View 表 5-1. Pin Descriptions | PIN I/O | | 1/0 | Description | | | |---------------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Name | No. | | Description | | | | INPUT/REFERE | NCE | • | | | | | AINP | 12 | I | Positive analog input, channel A | | | | AINM | 13 | 1 | Negative analog input, channel A | | | | BINP | 39 | 1 | Positive analog input, channel B | | | | BINM | 38 | I | Negative analog input, channel B | | | | VCM | 8 | 0 | Common-mode voltage output for the analog inputs, 0.95 V | | | | VREF | 2 | I | External voltage reference input, 1.6 V | | | | REFBUF | 4 | I | 1.2V external voltage reference input for use with internal reference buffer. Internal 100 k $\Omega$ pull-up resistor to AVDD. This pin is also used to configure default operating conditions. | | | | REFGND | 3 | I | Reference ground input | | | | CLOCK | | | | | | | CLKP | 6 | 1 | Positive differential sampling clock input for the ADC | | | | CLKM | 7 | I | Negative differential sampling clock input for the ADC | | | | CONFIGURATION | ON | - | | | | | PDN/SYNC | 1 | I | Power down/Synchronization input. This pin can be configured via the SPI interface. Active high. This pin has an internal 21 k $\Omega$ pull-down resistor. | | | | RESET | 9 | I | Hardware reset. Active high. This pin has an internal 21 k $\Omega$ pull-down resistor. | | | ### 表 5-1. Pin Descriptions (continued) | | PIN | I/O | Description | | | | |------------|-----------------------------|-----|----------------------------------------------------------------------------------------------------|--|--|--| | Name No. | | 1/0 | Description | | | | | SEN | 16 | I | Serial interface enable. Active low. This pin has an internal 21 k Ω pull-up resistor to AVDD. | | | | | SCLK | 35 | I | Serial interface clock input. This pin has an internal 21 k $\Omega$ pull-down resistor. | | | | | SDIO | 10 | I/O | Serial interface data input and output. This pin has an internal 21 k $\Omega$ pull-down resistor. | | | | | NC | 17,19,20,22,<br>29,31,32,34 | - | o not connect | | | | | DIGITAL IN | TERFACE | | | | | | | DA6 | 24 | 0 | CMOS data output. | | | | | DA5 | 23 | 0 | CMOS data output | | | | | FCLK | 18 | 0 | CMOS frame clock output | | | | | DB6 | 27 | 0 | CMOS data output. | | | | | DB5 | 28 | 0 | CMOS data output | | | | | DCLKIN | 33 | I | CMOS bit clock input | | | | | DCLK | 25 | 0 | CMOS bit clock output | | | | | POWER SU | PPLY | | | | | | | AVDD | 5,15,36 | I | Analog 1.8V power supply | | | | | GND | 11,14,37,40,<br>PowerPad | I | Ground, 0V | | | | | IOVDD | 21,30 | I | 1.8V power supply for digital interface | | | | | IOGND | 26 | I | Ground, 0V for digital interface | | | | # **6 Specifications** ## 6.1 绝对最大额定值 在自然通风条件下的工作温度范围内测得(除非另有说明)(1) | 参数 | 测试条件 | 最小值 | 最大值 | 单位 | |-----------------------|-------------------------------------|--------------------------------------------------|-----|----| | 电源电压范围, AVI | DD , IOVDD | - 0.3 | 2.1 | V | | 电源电压范围,GN | D , IOGND , REFGND | -0.3 | 0.3 | V | | | AINP/M、BINP/M、CLKP/M | - 0.3 | 2.1 | | | 施加到输入引脚的 | VREF、REFBUF | -0.3 2.1 V<br>-0.3 0.3 V<br>-0.3 2.1<br>-0.3 2.1 | V | | | 电压 | PDN/SYNC、RESET、SCLK、SEN、SDIO、DCLKIN | - 0.3 | 2.1 | | | 结温,TJ | 结温,T」 | | 105 | °C | | 贮存温度,T <sub>stg</sub> | | -65 | 150 | °C | <sup>(1)</sup> 应力超出*绝对最大额定值*下所列的值可能会对器件造成永久损坏。这些列出的值仅仅是应力额定值,这并不表示器件在这些条件下以及在*建议运行条件*以外的任何其他条件下能够正常运行。长时间处于绝对最大额定条件下可能会影响器件的可靠性。 ## 6.2 ESD 等级 | | | | | 单位 | |--------------------|------|----------------------------------------------------------------|------|----| | V | 按中枢外 | 人体放电模式 (HBM),符合 ANSI/ESDA/<br>JEDEC JS-001,所有引脚 <sup>(1)</sup> | 2500 | V | | V <sub>(ESD)</sub> | 静电释放 | 充电器件模型 (CDM),符合 JEDEC 规范<br>JESD22-C101,所有引脚 <sup>(2)</sup> | 1000 | V | - (1) JEDEC 文档 JEP155 指出: 500V HBM 时能够在标准 ESD 控制流程下安全生产。 - (2) JEDEC 文档 JEP157 指出: 250V CDM 时能够在标准 ESD 控制流程下安全生产。 ## 6.3 建议运行条件 在自然通风条件下的工作温度范围内测得(除非另有说明) | | | | 最小值 | 标称值 | 最大值 | 单位 | |----------------|------------|----------------------|------|-----|--------------------|----| | 中观中区岩田 | | AVDD <sup>(1)</sup> | 1.75 | 1.8 | 1.85 | V | | 电源电压视围 | 源电压范围 | IOVDD <sup>(1)</sup> | 1.75 | 1.8 | 1.85 | V | | T <sub>A</sub> | 自然通风工作温度范围 | | -40 | | 105 | °C | | T <sub>J</sub> | 工作结温 | | | | 105 <sup>(2)</sup> | °C | - (1) 接地测量。 - (2) 长时间高于此结温使用可能会增加器件的时基故障率。 ## 6.4 热性能信息 | | | ADC3660 | | |------------------------|--------------------|-----------|------| | | 热指标 <sup>(1)</sup> | RSB (QFN) | 单位 | | | | 40 引脚 | | | R <sub>⊕JA</sub> | 结至环境热阻 | 30.7 | °C/W | | R <sub>⊕ JC(top)</sub> | 结至外壳(顶部)热阻 | 16.4 | °C/W | | R <sub>⊕</sub> JB | 结至电路板热阻 | 10.5 | °C/W | | $\Psi_{JT}$ | 结至顶部特征参数 | 0.2 | °C/W | | $\Psi_{JB}$ | 结至电路板特征参数 | 10.5 | °C/W | | R <sub>⊕ JC(bot)</sub> | 结至外壳(底部)热阻 | 2.0 | °C/W | (1) 有关新旧热指标的更多信息,请参阅《半导体和IC 封装热指标》应用报告,SPRA953。 # 6.5 电气特性 - 功耗 在自然通风条件下的工作温度范围内( $T_A$ = 25°C,整个温度范围为 $T_{MIN}$ = -40°C 至 $T_{MAX}$ = 105°C)的典型值:ADC 采样率 = 65MSPS,50% 时钟占空比,AVDD = IOVDD = 1.8V,外部 1.6V 基准电压,5pF 输出负载和 -1dBFS 差分输入,除非另有说明 | | 参数 | 测试条件 | 最小值 典型值 | 最大值 | 单位 | |--------------------|-------------------------|---------------------|---------|-----|-------| | FS = 65M | SPS | | | | | | I <sub>AVDD</sub> | 模拟电源电流 | FS = 65MSPS,外部基准 | 64 | 78 | mA | | I <sub>IOVDD</sub> | I/O 电源电流 <sup>(1)</sup> | 8 倍实时抽取率,双线 CMOS | 15 | 20 | ША | | P <sub>DIS</sub> | 功耗 <sup>(1)</sup> | 外部基准 | 142 | 178 | mW | | | | 16 倍实时抽取率,单线 CMOS | 14 | | mA | | | | 32 倍实时抽取率,单线 CMOS | 12 | | mA | | | I/O 电源电流 <sup>(1)</sup> | 32 倍实时抽取率,单/双线 CMOS | 13 | | mA | | I <sub>IOVDD</sub> | | 8 倍复杂抽取率,双线 CMOS | 19 | | mA | | | | 16 倍复杂抽取率,单线 CMOS | 17 | | mA | | | | 32 倍复杂抽取率,单线 CMOS | 15 | | | | | | 32 倍复杂抽取率,单/双线 CMOS | 16 | | | | 其他 | | | | | | | | 内部基准,额外模拟电源电流 | | 3 | | | | I <sub>AVDD</sub> | 内部基准缓冲器,额外模拟电源电流 | 通过 SPI 启用 | 0.3 | | mA | | | 单端时钟输入,将模拟电源电流减少 | | 0.7 | | | | D | <b>人尼妮山塔书下的山</b> 邦 | 默认掩码设置,内部基准 | 5 | | mW | | P <sub>DIS</sub> | 全局断电模式下的功耗 | 默认掩码设置,外部基准 | 9 | | IIIVV | (1) 采用 1MHz 输入频率满量程正弦波在指定采样率下测量得出,每个 CMOS 输出引脚上的负载大约为 5pF。 Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated # 6.6 电气特征 - 直流规格 在自然通风条件下的工作温度范围内( $T_A$ = 25°C,整个温度范围为 $T_{MIN}$ = -40°C 至 $T_{MAX}$ = 105°C)的典型值:ADC 采样率 = 65MSPS,50% 时钟占空比,AVDD = IOVDD = 1.8V,外部 1.6V 基准电压, -1dBFS 差分输入,除非另有说明 | | 参数 | 测试条件 | 最小值 | 典型值 | 最大值 | 单位 | |-----------------------|------------------|--------------------------|----------|-------|------|--------| | 直流精度 | | | | | - | | | 无丢码 | | | 16 | | | 位 | | PSRR | | F <sub>IN</sub> = 1MHz | | 50 | | dB | | DNL | 微分非线性 | F <sub>IN</sub> = 5MHz | -0.5 | ± 0.2 | +1 | LSB | | INL <sup>(1)</sup> | 积分非线性 | F <sub>IN</sub> = 5MHz | -4.5 | ± 2 | +4.5 | LSB | | V <sub>OS_ERR</sub> | 失调电压误差 | | -130 | 2 | 130 | LSB | | V <sub>OS_DRIFT</sub> | 不同温度下的温漂 | | | -3.5 | | LSB/°C | | 增益误差 | 增益误差 | 外部 1.6V 基准 | | 0 | | %FSR | | 增益漂移 | 不同温度下的增益漂移 | 外部 1.6V 基准 | | 10.3 | | ppm/°C | | 增益误差 | 增益误差 | 内部基准 | | 2.4 | | %FSR | | 增益漂移 | 不同温度下的增益漂移 | 内部基准 | | 108.8 | | ppm/°C | | 切换噪声 | | | | 1.5 | | LSB | | ADC 模拟输 | 入(AINP/M、BINP/M) | | | | · | | | FS | 满量程输入 | 差分电压 | | 3.2 | | Vpp | | V <sub>CM</sub> | 输入共模电压 | | 0.9 | 0.95 | 1.0 | V | | R <sub>IN</sub> | 差分输入电阻 | F <sub>IN</sub> = 100kHz | | 8 | | kΩ, | | C <sub>IN</sub> | 差分输入电容 | F <sub>IN</sub> = 100kHz | | 7 | | pF | | V <sub>OCM</sub> | 输出共模电压 | | | 0.95 | | V | | BW | 模拟输入带宽 (-3dB) | | | 900 | | MHz | | 内部电压基 | 生 | | - | | | | | V <sub>REF</sub> | 内部基准电压 | | | 1.6 | | V | | V <sub>REF</sub> 输出阻 | 抗 | | | 8 | | Ω | | 参考输入缓 | 中器 (REFBUF) | | <u> </u> | | | | | 外部基准电 | <u></u> <u> </u> | | | 1.2 | | V | | 外部电压基 | 隹 (VREF) | | 1 | | 1 | | | V <sub>REF</sub> | 外部电压基准 | | | 1.6 | | V | | 输入电流 | | | | 0.3 | | mA | | 输入阻抗 | | | | 5.3 | | kΩ, | | 时钟输入 (C | LKP/M) | | l l | | | | | 输入时钟频 | <br>率 | | 0.5 | | 65 | MHz | | V <sub>ID</sub> | 差分输入电压 | 1 | | 1 | 3.6 | Vpp | | V <sub>CM</sub> | 输入共模电压 | | | 0.9 | | V | | R <sub>IN</sub> | 共模单端输入电阻。 | | | 5 | | kΩ | | C <sub>IN</sub> | 单端输入电容 | | | 1.5 | | pF | | 时钟占空比 | | | 40 | 50 | 60 | % | # 6.6 电气特征 - 直流规格 (continued) 在自然通风条件下的工作温度范围内( $T_A$ = 25°C,整个温度范围为 $T_{MIN}$ = -40°C 至 $T_{MAX}$ = 105°C)的典型值:ADC 采样率 = 65MSPS,50% 时钟占空比,AVDD = IOVDD = 1.8V,外部 1.6V 基准电压, -1dBFS 差分输入,除非另有说明 | | 参数 | 测试条件 | 最小值 | 典型值 | 最大值 | 单位 | |-----------------|---------------------------|----------------------------|----------------|-------|-----|-----| | 数字输入 | (RESET, PDN, SCLK, SEN, S | SDIO ) | • | | | | | V <sub>IH</sub> | 高电平输入电压 | | 1.4 | | | V | | V <sub>IL</sub> | 低电平输入电压 | | | | 0.4 | V | | I <sub>IH</sub> | 高电平输入电流 | | | 90 | 150 | uA | | I <sub>IL</sub> | 低电平输入电流 | | -150 | -90 | | uA | | Cı | 输入电容 | | | 1.5 | | pF | | 数字输出 | (SDOUT) | | • | | | | | V <sub>OH</sub> | 高电平输出电压 | I <sub>LOAD</sub> = -400uA | IOVDD<br>- 0.1 | IOVDD | | V | | V <sub>OL</sub> | 低电平输出电压 | I <sub>LOAD</sub> = 400uA | | | 0.1 | V | | 数字 SCM | MOS 输出(DA5/6、DB5/6) | , | • | | | | | 每个 CM | OS 输出引脚 | | | | 250 | MHz | | V <sub>OH</sub> | 高电平输出电压 | 的输出数据速率 | IOVDD<br>- 0.1 | IOVDD | | V | | V <sub>OL</sub> | 低电平输出电压 | I <sub>LOAD</sub> = 400uA | | | 0.1 | V | | $V_{IH}$ | 高电平输入电压 | DCLKIN | IOVDD<br>- 0.1 | IOVDD | | V | | V <sub>IL</sub> | 低电平输入电压 | | | | 0.1 | V | <sup>(1)</sup> 显示的性能数据是抽取滤波前的数据。启用 DDC 后,抽取滤波过程改进了性能。 # 6.7 电气特征 - 交流规格 在自然通风条件下的工作温度范围内( $T_A$ = 25°C,整个温度范围为 $T_{MIN}$ = -40°C 至 $T_{MAX}$ = 105°C)的典型值:ADC 采样率 = 65MSPS,50% 时钟占空比,AVDD = IOVDD = 1.8V,外部 1.6V 基准电压,-1dBFS 差分输入,除非另有说明 | | 参数 | 测试条件 | 最小值 | 典型值 | 最大值 | 单位 | | | | |----------------------|--------------------------|----------------------------------------|------|------|-----|---------|--|--|--| | NSD | 噪声频谱密度 | $f_{IN} = 1.1MHz$ , $A_{IN} = -20dBFS$ | | -159 | | dBFS/Hz | | | | | SNR <sup>(1)</sup> | | f <sub>IN</sub> = 1.1MHz | | 82.0 | | | | | | | | | $f_{IN} = 5MHz$ | 77.5 | 81.9 | | | | | | | | 信噪比 | f <sub>IN</sub> = 10MHz | | 81.2 | | dBFS | | | | | | 1百 柴 亿 | f <sub>IN</sub> = 20MHz | | 79.9 | | UDI-S | | | | | | | $f_{IN} = 40MHz$ | | 77.6 | | | | | | | | | f <sub>IN</sub> = 64MHz | | 74.6 | | | | | | | | 信噪比,16倍复杂抽取率 | $f_{IN} = 1.1MHz$ , $f_{NCO} = 2.5MHz$ | | 88.3 | | | | | | | | | $f_{IN} = 5MHz$ , $f_{NCO} = 5MHz$ | | 89.2 | | dBFS | | | | | SNR | | $f_{IN} = 10MHz$ , $f_{NCO} = 10MHz$ | | 89.3 | | | | | | | SINIX | | $f_{IN} = 20MHz$ , $f_{NCO} = 20MHz$ | | 88.7 | | | | | | | | | $f_{IN} = 40MHz$ , $f_{NCO} = 40MHz$ | | 86.5 | | | | | | | | | $f_{IN} = 64MHz$ , $f_{NCO} = 62.6MHz$ | | 84.3 | | | | | | | | | $f_{IN} = 1.1MHz$ | | 80.0 | | | | | | | | | $f_{IN} = 5MHz$ | 76.2 | 80.9 | | | | | | | SINAD <sup>(1)</sup> | <b>台唱 以和开</b> 古 <b>以</b> | f <sub>IN</sub> = 10MHz | | 80.8 | | dBFS | | | | | | 信噪比和失真比 | f <sub>IN</sub> = 20MHz | | 78.1 | | UDFO | | | | | | | f <sub>IN</sub> = 40MHz | | 76.2 | | - | | | | | | | f <sub>IN</sub> = 64MHz | | 73.6 | | | | | | Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated # 6.7 电气特征 - 交流规格 (continued) 在自然通风条件下的工作温度范围内( $T_A$ = 25°C,整个温度范围为 $T_{MIN}$ = -40°C 至 $T_{MAX}$ = 105°C)的典型值:ADC 采样率 = 65MSPS,50% 时钟占空比,AVDD = IOVDD = 1.8V,外部 1.6V 基准电压, -1dBFS 差分输入,除非另有说明 | | 参数 | 测试条件 | 最小值 | 典型值 | 最大值 | 单位 | | | |------------------------|------------------------|-----------------------------------------------------|------|------|-----|-------|--|--| | | | f <sub>IN</sub> = 1.1MHz | | 13.3 | | | | | | ENOB <sup>(1)</sup> | | f <sub>IN</sub> = 5MHz | 12.6 | 13.3 | | | | | | | | f <sub>IN</sub> = 10MHz | | 13.2 | | 位 | | | | | 有效位数 | f <sub>IN</sub> = 20MHz | | 13.0 | | | | | | | | f <sub>IN</sub> = 40MHz | | 12.6 | | | | | | | | f <sub>IN</sub> = 64MHz | | 12.1 | | | | | | | | f <sub>IN</sub> = 1.1MHz | | 83 | | | | | | | | f <sub>IN</sub> = 5MHz | 81 | 87 | | | | | | THD <sup>(1)</sup> | <b>台</b> 继州 | f <sub>IN</sub> = 10MHz | | 90 | | dBc | | | | וחטיי | 总谐波失真(前五个谐波) | f <sub>IN</sub> = 20MHz | | 82 | | abc | | | | | | f <sub>IN</sub> = 40MHz | | 81 | | | | | | | | f <sub>IN</sub> = 64MHz | | 80 | | | | | | | 无杂散动态范围,包括第二和第三个谐<br>波 | f <sub>IN</sub> = 1.1MHz | | 84 | | dBc | | | | | | f <sub>IN</sub> = 5MHz | 83 | 88 | | | | | | SFDR <sup>(1)</sup> | | f <sub>IN</sub> = 10MHz | | 94 | | | | | | SI DIK | | f <sub>IN</sub> = 20MHz | | 85 | | | | | | | | f <sub>IN</sub> = 40MHz | | 83 | | | | | | | | f <sub>IN</sub> = 64MHz | | 84 | | dBc | | | | | | f <sub>IN</sub> = 1.1MHz | | 101 | | | | | | | | f <sub>IN</sub> = 5MHz | 91 | 102 | | | | | | 非 HD2,3 <sup>(1)</sup> | 无杂散动态范围 (不包括 HD2 和 | f <sub>IN</sub> = 10MHz | | 99 | | dBFS | | | | <b>⊣⊦ ⊓⊔2,3</b> (1) | HD3 ) | f <sub>IN</sub> = 20MHz | | 95 | | ubi-3 | | | | | | f <sub>IN</sub> = 40MHz | | 93 | | | | | | | | f <sub>IN</sub> = 64MHz | | 87 | | | | | | IMD3 | 加立五浬化古 | $f_1 = 3MHz$ , $f_2 = 4MHz$ , $A_{IN} = -7dBFS/$ 音调 | | 88 | | dBo | | | | פחואוו | 双音互调失真 | $f_1$ = 10MHz, $f_2$ = 12MHz, $A_{IN}$ = -7dBFS/音调 | | 90 | | dBc | | | <sup>(1)</sup> 显示的性能数据是抽取滤波前的数据。启用 DDC 后,抽取滤波过程改进了性能。 # 6.8 时序要求 在自然通风条件下的工作温度范围内( $T_A$ = 25°C,整个温度范围为 $T_{MIN}$ = -40°C 至 $T_{MAX}$ = 105°C)的典型值:ADC 采样率 = 65MSPS,50% 时钟占空比,AVDD = IOVDD = 1.8V,外部 1.6V 基准电压,5pF 输出负载和 -1dBFS 差分输入,除非另有说明 | 月 �� 男 | 参数 | 测试条件 | 最小 标称 最大<br>值 值 值 | 单位 | | |-----------------------|---------------------------|---------------|--------------------|--------------|--| | ADC 时序 | 规格 | | | | | | t <sub>AD</sub> | 孔径延迟 | | 0.85 | ns | | | t <sub>A</sub> | 孔径抖动 | 具有快速边缘的方波时钟 | 180 | fs | | | tJ | DCLKIN 上的抖动 | | ± 50 | ps | | | t <sub>ACQ</sub> | 信号采集周期,默认 | 以采样时钟下降沿为基准 | -T <sub>S</sub> /4 | 采样时钟<br>周期 | | | t <sub>CONV</sub> | 信号转换周期 | 以采样时钟下降沿为基准 | 10 | ns | | | | | 己启用带隙基准,单端时钟 | 14.6 | us | | | 唤醒时间 | 断电后的数据有效时间。内部基准。 | 己启用带隙基准,差分时钟 | 14.0 | us | | | | | 己禁用带隙基准,单端时钟 | 1.7 | ms | | | | | 己禁用带隙基准,差分时钟 | 2.1 | | | | | 断电后的数据有效时间。外部 1.6V 基准。 | 己启用带隙基准,单端时钟 | 14.6 | - us | | | | | 己启用带隙基准,差分时钟 | 14.0 | | | | | | 己禁用带隙基准,单端时钟 | 1.8 | ma | | | | | 己禁用带隙基准,差分时钟 | 1.7 | ms | | | t <sub>S</sub> , SYNC | SYNC 输入信号的设置时间 | Nother | 500 | | | | t <sub>H</sub> , SYNC | SYNC 输入信号的保持时间 | - 以采样时钟上升沿为基准 | 600 | ps | | | | | 串行 CMOS: 2 线 | 1 | | | | ADC 延迟 | 信号输入到数据输出 | 串行 CMOS:单线 | 1 | ADC 时钟<br>周期 | | | | | 串行 CMOS:单/双线 | 2 | 一 | | | | 2 倍实时抽取率 | | 21 | | | | 添加。延迟 | 2 倍复杂抽取率 | | 22 | 输出时钟<br>周期 | | | ~ | 4 倍、8 倍、16 倍、32 倍实时或复杂抽取率 | | 23 | /HJ 79/J | | # 6.8 时序要求 (continued) 在自然通风条件下的工作温度范围内( $T_A$ = 25°C,整个温度范围为 $T_{MIN}$ = -40°C 至 $T_{MAX}$ = 105°C)的典型值:ADC 采样率 = 65MSPS,50% 时钟占空比,AVDD = IOVDD = 1.8V,外部 1.6V 基准电压,5pF 输出负载和 - 1dBFS 差分输入,除非另有说明 | | 参数 | 测试条件 | 最小 值 | | 最大值 | 单位 | |-----------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------|-------------------|-------------------|-----| | 接口时序 | | | | | | | | | | 采样时钟下降沿到 DCLKIN 上升沿的延迟小于 2.5ns。 T <sub>DCLK</sub> = DCLK 周期 | T <sub>DCLK</sub> | T <sub>DCLK</sub> | T <sub>DCLK</sub> | | | t <sub>PD</sub> | 传播延迟:采样时钟下降沿到 DCLK 上升沿 | tcDCLK = 采样时钟下降沿到 DCLKIN 下降沿采样时钟下降沿到 DCLKIN 上升沿的延迟大于或等于 2.5ns。TDCLK = DCLK 周期tcDCLK = 采样时钟下降沿到 DCLKIN 下降沿 | 2+ | 3 + | 4 + | ns | | | DCLK 上4.仍到绘山粉据延归 | Fout = 10MSPS , DA/B5,6 = 80MBPS | -0.24 | 0.10 | | | | | DCLK 上升沿到输出数据延迟<br>双线串行 CMOS | Fout = 20MSPS , DA/B5,6 = 160MBPS | -0.29 | 0.10 | | | | | | Fout = 30MSPS , DA/B5,6 = 240MBPS | -0.28 | 0.09 | | | | t <sub>CD</sub> | DCLK 上小小副於山鄉根本印 | Fout = 5MSPS , DA/B6 = 80MBPS | -0.22 | 0.11 | | ns | | OB | DCLK 上升沿到输出数据延迟<br>单线串行 CMOS | Fout = 10MSPS , DA/B6 = 160MBPS | -0.27 | 0.11 | | | | | | Fout = 15MSPS , DA/B6 = 240MBPS | -0.52 | 0.08 | | | | | DCLK 上升沿到输出数据延迟<br>单/双线串行 CMOS | Fout = 5MSPS , DA6 = 160MBPS | -0.24 | 0.1 | | | | | | Fout = 10MSPS , DA/B5,6 = 80MBPS | 12.19 | 12.36 | | | | | 数据有效,双线串行 CMOS | Fout = 20MSPS , DA/B5,6 = 160MBPS | 5.93 | 6.1 | | | | | | Fout = 30MSPS , DA/B5,6 = 240MBPS | 3.91 | 4.07 | | | | $t_{DV}$ | | Fout = 5MSPS , DA/B6 = 80MBPS | 12.21 | 12.39 | | ns | | | 数据有效,单线串行 CMOS | Fout = 10MSPS , DA/B6 = 160MBPS | 5.95 | 6.10 | | | | | | Fout = 15MSPS , DA/B6 = 240MBPS | 3.83 | 4.08 | | | | | 数据有效,单/双线串行 CMOS | Fout = 5MSPS , DA6 = 160MBPS | 5.36 | 6.13 | | | | 串行编程 | 接口(SCLK、SEN、SDIO)- 输入 | | | | ' | | | f <sub>CLK,SCLK</sub> | 串行时钟频率 | | | | 20 | MHz | | t <sub>S,SEN</sub> | SEN 下降沿到 SCLK 上升沿 | | 10 | | | | | t <sub>H,SEN</sub> | SCLK 上升沿到 SEN 上升沿 | | 9 | | | | | t <sub>S,SDIO</sub> | 从 SCLK 上升沿的 SDIO 设置时间 | | 17 | | | ns | | t <sub>H,SDIO</sub> | 从 SCLK 上升沿的 SDIO 保留时间 | | 9 | | | | | 串行编程 | | 1 | | | | | | t <sub>OZD</sub> | 在读取操作期间从第 16 个 SCLK 周期的下降沿到 SDIO 从三态转换至数据生效的延迟时间 | | 3.9 | | 10.8 | | | t <sub>ODZ</sub> | 从 SEN 上升沿到 SDIO 从数据生效转换至三流 | 态的延迟时间 | 3.4 | | 14 | ns | | t <sub>OD</sub> | 在读取操作期间从第 16 个 SCLK 周期的下降; | 沿到 SDIO 生效的延迟时间 | 3.9 | | 10.8 | | ## **6.9 Typical Characteristics** Typical values at $T_A$ = 25 °C, ADC sampling rate = 65 MSPS, $A_{\text{IN}}$ = - 1 dBFS differential input, 50% clock duty cycle, AVDD = IOVDD = 1.8 V, external 1.6 V reference, 5 pF output load, unless otherwise noted. <sup>&</sup>lt;sup>1</sup> Decimation bypass mode is for full Nyquist zone illustration only. F<sub>S</sub> = 25 MSPS, F<sub>IN</sub> = 5 MHz, DECIMATION BYPASS<sup>1</sup> F<sub>S</sub> = 25 MSPS, F<sub>IN</sub> = 5 MHz, DECIMATION BYPASS<sup>1</sup> ## 图 6-29. AC Performance vs Clock Amplitude 图 6-30. AC Performance vs AVDD F<sub>S</sub> = 25 MSPS, F<sub>IN</sub> = 5 MHz, DECIMATION BYPASS<sup>1</sup> F<sub>S</sub> = 25 MSPS, F<sub>IN</sub> = 5 MHz, DECIMATION BYPASS<sup>1</sup> # 图 6-31. AC Performance vs V<sub>CM</sub> vs Temperature 图 6-32. INL vs Code $F_S = 25 \text{ MSPS}, F_{IN} = 5 \text{ MHz}, DECIMATION BYPASS}^1$ 图 6-33. DNL vs Code 图 6-34. Isolation vs Input Frequency ## 7 Parameter Measurement Information 图 7-1. Timing diagram: 2-wire SCMOS (changed from 18-bit to 16-bit output after power up) 图 7-2. Timing diagram: 1-wire SCMOS (changed from 18-bit to 16-bit output after power up) 图 7-3. Timing diagram: 1/2-wire SCMOS (changed from 18-bit to 16-bit output after power up) ## 8 Detailed Description #### 8.1 Overview The ADC3660 is a low noise, ultra-low power 16-bit high-speed dual channel ADC family supporting sampling rates up to 65Msps. It offers excellent DC precision together with IF sampling support which makes it ideally suited for a wide range of applications. The ADC3660 is equipped with an internal reference option but it also supports the use of an external, high precision 1.6V voltage reference or an external 1.2V reference which is buffered and gained up internally. An optional programmable digital down converter enables external anti-alias filter relaxation as well as output data rate reduction. The digital filter provides a 32-bit programmable NCO and supports both real or complex decimation. #### Note The ADC3660 uses a serial CMOS (SCMOS) interface to output the data which minimizes the number of digital interconnects. The device supports a two-lane (2-wire), a one-lane (1-wire) and a half lane (1/2-wire) interface option. The serialized CMOS interface supports output rates up to 250Mbps which translates to the following maximum output rates: - Decimation Bypass Mode: ~ 31 Msps (2-wire) to ~ 8 Msps (0.5-wire) - Complex Decimation: ~ 15 Msps (2-wire) to ~4 Msps (0.5-wire) - Real Decimation: ~ 30 Msps (2-wire) to ~ 8 Msps (0.5-wire) Hence the ADC3660 can be operated in 'oversampling and decimating' mode using the internal decimation filter in order to improve the dynamic range and relax external anti-aliasing filter. The ADC3660 includes a digital output formatter which supports output resolutions from 14 to 20-bit. The device features and control options can be set up either through pin configurations or via SPI register writes. ## 8.2 Functional Block Diagram ## 8.3 Feature Description #### 8.3.1 Analog Input The analog inputs of ADC3660 are intended to be driven differentially. Both AC coupling and DC coupling of the analog inputs is supported. The analog inputs are designed for an input common mode voltage of 0.95 V which must be provided externally on each input pin. DC-coupled input signals must have a common mode voltage that meets the device input common mode voltage range. The equivalent input network diagram is shown in 🛭 8-1. All four sampling switches, on-resistance shown in red, are in same position (open or closed) simultaneously. 图 8-1. Equivalent Input Network #### 8.3.1.1 Analog Input Bandwidth 8-2 shows the analog full power input bandwidth of the ADC3660 with a 50 $\Omega$ differential termination. The -3 dB bandwidth is approximately 900 MHz and the useful input bandwidth with good AC performance is approximately 120 MHz. The equivalent differential input resistance R<sub>IN</sub> and input capacitance C<sub>IN</sub> vs frequency are shown in 🗵 8-3. Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated ## 8.3.1.2 Analog Front End Design The ADC3660 is an unbuffered ADC and thus a passive kick-back filter is recommended to absorb the glitch from the sampling operation. Depending on if the input is driven by a balun or a differential amplifier with low output impedance, a termination network may be needed. Additionally a passive DC bias circuit is needed in AC-coupled applications which can be combined with the termination network. ### 8.3.1.2.1 Sampling Glitch Filter Design The front end sampling glitch filter is designed to optimize the SNR and HD3 performance of the ADC. The filter performance is dependent on input frequency and therefore the following filter designs are recommended for different input frequency ranges as shown in 8.4 and 8.5 (assuming 50 $\Omega$ source impedance). 图 8-4. Sampling glitch filter for input frequencies from DC to 30 MHz 图 8-5. Sampling glitch filter for input frequencies from 30 to 70 MHz ## 8.3.1.2.2 Analog Input Termination and DC Bias Depending on the input drive circuitry, a termination network and/or DC biasing needs to be provided. #### 8.3.1.2.2.1 AC-Coupling The ADC3660 requires external DC bias using the common mode output voltage (VCM) of the ADC together with the termination network as shown in 🛭 8-6. The termination is located within the glitch filter network. When using a balun on the input, the termination impedance has to be adjusted to account for the turns ratio of the transformer. When using an amplifier, the termination impedance can be adjusted to optimize the amplifier performance. 图 8-6. AC-Coupling: termination network provides DC bias (glitch filter example for DC - 30 MHz) #### 8.3.1.2.2.2 DC-Coupling In DC coupled applications the DC bias needs to be provided from the fully differential amplifier (FDA) using VCM output of the ADC as shown in 88-7. The glitch filter in this case is located between the anti-alias filter and the ADC. No termination may be needed if amplifier is located close to the ADC or if the termination is part of the anti-alias filter. 图 8-7. DC-Coupling: DC bias provided by FDA (glitch filter example for DC - 30 MHz) #### 8.3.1.3 Auto-Zero Feature The ADC3660 includes an internal auto-zero front end amplifier circuit which improves the 1/f flicker noise. This auto-zero feature can be enabled using SPI register writes (register 0x11, D0). MHz (auto-zero feature enable vs disable, 4M point FFT) 图 8-9. FFT at 25 MSPS with input frequency of 5 MHz (auto-zero feature enable vs disable, 4M point FFT) 图 8-10. FFT at 65 MSPS with input frequency of 5 MHz (auto-zero feature enable vs disable, 4M point FFT) 图 8-11. FFT at 65 MSPS with input frequency of 5 MHz (auto-zero feature enabled vs disabled, 4M point FFT) #### 8.3.2 Clock Input In order to maximize the ADC SNR performance, the external sampling clock should be low jitter and differential signaling with a high slew rate. This is especially important in IF sampling applications. For less jitter sensitive applications, the ADC3660 provides the option to operate with single ended signaling which saves additional power consumption. #### 8.3.2.1 Single Ended vs Differential Clock Input The ADC3660 can be operated using a differential or a single ended clock input where the single ended clock consumes less power consumption. However clock amplitude impacts the ADC aperture jitter and consequently the SNR. For maximum SNR performance, a large clock signal with fast slew rates needs to be provided. - Differential Clock Input: The clock input can be AC coupled externally. The ADC3660 provides internal biasing for that use case. - ingle Ended Clock Input: This mode needs to be configured using SPI register (0x0E, D2 and D0) or with the REFBUF pin. In this mode there is no internal clock biasing and thus the clock input needs to be DC coupled around a 0.9V center. The unused input needs to be AC coupled to ground. 图 8-12. External and internal connection using differential (left) and single ended (right) clock input #### 8.3.2.2 Signal Acquisition Time Adjust The ADC3660 includes a register (DLL PDN (0x11, D2) which increases the signal acquisition time window for clock rates below 40 MSPS from 25% to 50% of the clock period. Increasing the sampling time provides a longer time for the driving amplifier to settle out the signal which can improve the SNR performance of the system. When powering down the DLL, the acquisition time will track the clock duty cycle (50% is recommended). 表 8-1. Acquisition time vs DLL PDN setting | SAMPLING CLOCK F <sub>S</sub> (MSPS) | DLL PDN (0x11, D2) | ACQUISITION TIME (t <sub>ACQ</sub> ) | |--------------------------------------|--------------------|--------------------------------------| | 65 | 0 | T <sub>S</sub> / 4 | | ≤ 40 | 1 | T <sub>S</sub> / 2 | T<sub>S</sub>: Sampling clock period #### 8.3.3 Voltage Reference The ADC3660 provides three different options for supplying the voltage reference to the ADC. An external 1.6V reference can be directly connected to the VREF input; a voltage 1.2V reference can be connected to the REFBUF input using the internal gain buffer or the internal 1.2V reference can be enabled to generate a 1.6V reference voltage. For best performance, the reference noise should be filtered by connecting a 10 uF and a 0.1 uF ceramic bypass capacitor to the VREF pin. The internal reference circuitry of the ADC3660 is shown in \$\mathbb{8}\$-13. #### Note The voltage reference mode can be selected using SPI register writes or by using the REFBUF pin (default) as a control pin (节 8.5.1). If the REFBUF pin is not used for configuration, the REFBUF pin should be connected to AVDD (even though the REFBUF pin has a weak internal pullup to AVDD) and the voltage reference option has to be selected using the SPI interface. 图 8-13. Different voltage reference options for ADC3660 #### 8.3.3.1 Internal voltage reference The 1.6V reference for the ADC can be generated internal using the on-chip 1.2V bandgap reference along with the internal gain buffer. A 10 uF and a 0.1 uF ceramic bypass capacitor ( $C_{VREF}$ ) should be connected between the VREF and REFGND pins as close to the pins as possible. 图 8-14. Internal reference #### 8.3.3.2 External voltage reference (VREF) For highest accuracy and lowest temperature drift, the VREF input can be directly connected to an external 1.6V reference. A 10 uF and a 0.1 uF ceramic bypass capacitor ( $C_{VREF}$ ) should connected between the VREF and REFGND pins and placed as close to the pins as possible is recommended. The load current from the external reference is about 1mA. Note: The internal reference is also used for other functions inside the device, therefore the reference amplifier should only be powered down in power down state but not during normal operation. 图 8-15. External 1.6V reference #### 8.3.3.3 External voltage reference with internal buffer (REFBUF) The ADC3660 is equipped with an on-chip reference buffer that also includes gain to generate the 1.6V reference voltage from an external 1.2V reference. A 10 uF and a 0.1 uF ceramic bypass capacitor ( $C_{VREF}$ ) between the VREF and REFGND pins and a 10 uF and a 0.1 uF ceramic bypass capacitor between the REFBUF and REFGND pins are recommended. Both capacitors should be placed as close to the pins as possible. The load current from the external reference is less than 100uA. 图 8-16. External 1.2V reference using internal reference buffer ## 8.3.4 Digital Down Converter The ADC3660 includes an optional on-chip digital down conversion (DDC) decimation filter that can be enabled via SPI register setting. It supports complex decimation by 2, 4, 8, 16 and 32 using a digital mixer and a 32-bit numerically controlled oscillator (NCO) as shown in 88-17. Furthermore it supports a mode with real decimation where the complex mixer is bypassed (NCO should be set to 0 for lowest power consumption) and the digital filter acts as a low pass filter. Internally the decimation filter calculations are performed with a 20-bit resolution in order to avoid any SNR degradation due to quantization noise limitation. The output formatter truncates to the selected resolution prior to outputting the data on the digital interface. 图 8-17. Internal Digital Decimation Filter #### 8.3.4.1 DDC MUX The ADC3660 contains a MUX in front of the digital decimation filters which allows ADC ChA to be connected to DDC ChB and vice versa. 图 8-18. DDC MUX #### 8.3.4.2 Digital Filter Operation The complex decimation operation is illustrated with an example in $\boxtimes$ 8-19. First the input signal (and the negative image) are frequency shifted by the NCO frequency as shown on the left. Next a digital filter is applied (centered around 0 Hz) and the output data rate is decimated - in this example the output data rate $F_{S,OUT} = F_S/8$ with a Nyquist zone of $F_S/16$ . During the complex mixing the spectrum (signal and noise) is split into real and complex parts and thus the amplitude is reduced by 6-dB. In order to compensate this loss, there is a 6-dB digital gain option in the decimation filter block that can be enabled via SPI write. 图 8-19. Complex decimation illustration The real decimation operation is illustrated with an example in 8-20. There is no frequency shift happening and only the real portion of the complex digital filter is exercised. The output data rate is decimated - a decimation of 8 would result in an output data rate $F_{S,OUT} = F_S/8$ with a Nyquist zone of $F_S/16$ . During the real mixing the spectrum (signal and noise) amplitude is reduced by 3-dB. In order to compensate this loss, there is a 3-dB digital gain option in the decimation filter block that can be enabled via SPI write. 图 8-20. Real decimation illustration #### 8.3.4.2.1 FS/4 Mixing with Real Output In this mode, the output after complex decimation gets mixed with FS/4 (FS = output data rate in this case). Instead of a complex output with the input signal centered around 0 Hz, the output is transmitted as a real output at twice the data rate and the signal is centered around FS/4 (Fout/4) as illustrated in 8-21. In this example, complex decimation by 8 is used. The output data is transmitted as a real output with an output rate of Fout = FS'/4 (FS' = ADC sampling rate). The input signal is now centered around FS/4 (Fout/4) or FS'/16. 图 8-21. FS/4 Mixing with real output #### 8.3.4.3 Numerically Controlled Oscillator (NCO) and Digital Mixer The decimation block is equipped with a 32-bit NCO and a digital mixer to fine tune the frequency placement prior to the digital filtering. The oscillator generates a complex exponential sequence of: $$e^{j\omega n}$$ (default) or $e^{-j\omega n}$ (1) where: frequency (ω) is specified as a signed number by the 32-bit register setting The complex exponential sequence is multiplied with the real input from the ADC to mix the desired carrier to a frequency equal to $f_{\text{IN}}$ + $f_{\text{NCO}}$ . The NCO frequency can be tuned from $-F_{\text{S}}/2$ to $+F_{\text{S}}/2$ and is processed as a signed, 2s complement number. After programming a new NCO frequency, the mixer restart register bits (0x26, D4/D1) or SYNC pin has to be toggled for the new frequency to get active. Additionally the ADC3660 provides the option via SPI to invert the mixer phase. The NCO frequency setting is set by the 32-bit register value given and calculated as: NCO frequency = 0 to + $$F_S/2$$ : NCO = $f_{NCO} \times 2^{32} / F_S$ NCO frequency = $$-F_S/2$$ to 0: NCO = $(f_{NCO} + F_S) \times 2^{32} / F_S$ #### where: - NCO = NCO register setting (decimal value) - f<sub>NCO</sub> = Desired NCO frequency (MHz) - F<sub>S</sub> = ADC sampling rate (MSPS) The NCO programming is further illustrated with this example: - ADC sampling rate F<sub>S</sub> = 65 MSPS - Input signal f<sub>IN</sub> = 10 MHz - Desired output frequency f<sub>OUT</sub> = 0 MHz For this example there are actually four ways to program the NCO and achieve the desired output frequency as shown in $\frac{1}{8}$ 8-2. 表 8-2. NCO value calculations example | Alias or negative image f <sub>NCO</sub> | | NCO Value | Mixer Phase | Frequency translation for f <sub>OUT</sub> | |------------------------------------------|-----------------------------|------------|-------------|--------------------------------------------------------------------------------------| | f <sub>IN</sub> = - 10 MHz | f <sub>NCO</sub> = 10 MHz | 660764199 | as is | f <sub>OUT</sub> = f <sub>IN</sub> + f <sub>NCO</sub> = - 10 MHz +10 MHz = 0 MHz | | f <sub>IN</sub> = 10 MHz | f <sub>NCO</sub> = - 10 MHz | 3634203097 | asis | f <sub>OUT</sub> = f <sub>IN</sub> + f <sub>NCO</sub> = 10 MHz + ( - 10 MHz) = 0 MHz | Copyright © 2021 Texas Instruments Incorporated # 表 8-2. NCO value calculations example (continued) | | | | | · · · · · · · · · · · · · · · · · · · | |------------------------------------------|-----------------------------|------------|-------------|--------------------------------------------------------------------------------| | Alias or negative image f <sub>NCO</sub> | | NCO Value | Mixer Phase | Frequency translation for f <sub>OUT</sub> | | $f_{IN}$ = 10 MHz | $f_{NCO}$ = 10 MHz | 660764199 | | $f_{OUT} = f_{IN} - f_{NCO} = 10 \text{ MHz} - 10 \text{ MHz} = 0 \text{ MHz}$ | | f <sub>IN</sub> = - 10 MHz | f <sub>NCO</sub> = - 10 MHz | 3634203097 | inverted | $f_{OUT} = f_{IN} - f_{NCO} = -10 \text{ MHz} - (-10 \text{ MHz}) = 0$ MHz | #### 8.3.4.4 Decimation Filter The ADC3660 supports complex decimation by 2, 4, 8, 16 and 32 with a pass-band bandwidth of $\sim$ 80% and a stopband rejection of at least 85dB. $\gtrsim$ 8-3 gives an overview of the pass-band bandwidth of the different decimation settings with respect to ADC sampling rate $F_S$ . Note that the maximum output rate limits can't be exceeded and the ADC sampling rate may need to adjusted. In real decimation mode the output bandwidth is half of the complex bandwidth. | 表 | 8-3. Decimation | on Filter Sumi | mary and Maximu | ım Available C | Output Bandwidth | ĺ | |----|-----------------|----------------|-----------------|----------------|------------------|---| | ΓV | DECIMATION | | CUTDUT | OUTDUT D | ATE OUTDU | Ŧ | | REAL/COMPLEX DECIMATION | DECIMATION<br>SETTING N | OUTPUT RATE | OUTPUT<br>BANDWIDTH | OUTPUT RATE<br>(F <sub>S</sub> = 65 MSPS) | OUTPUT BANDWIDTH<br>(F <sub>S</sub> = 65 MSPS) | |-------------------------|-------------------------|-----------------------------|---------------------------|-------------------------------------------|------------------------------------------------| | | 2 | F <sub>S</sub> / 2 complex | 0.8 × F <sub>S</sub> / 2 | 32.5 MSPS complex | 26 MHz | | | 4 | F <sub>S</sub> / 4 complex | 0.8 × F <sub>S</sub> / 4 | 16.25 MSPS complex | 13 MHz | | Complex | 8 | F <sub>S</sub> / 8 complex | 0.8 × F <sub>S</sub> / 8 | 8.125 MSPS complex | 6.5 MHz | | | 16 | F <sub>S</sub> / 16 complex | 0.8 × F <sub>S</sub> / 16 | 4.0625 MSPS complex | 3.25 MHz | | | 32 | F <sub>S</sub> / 32 complex | 0.8 × F <sub>S</sub> / 32 | 2.03125 MSPS complex | 1.625 MHz | | | 2 | F <sub>S</sub> / 2 real | 0.4 × F <sub>S</sub> / 2 | 32.5 MSPS | 13 MHz | | | 4 | F <sub>S</sub> / 4 real | 0.4 × F <sub>S</sub> / 4 | 16.25 MSPS | 6.5 MHz | | Real | 8 | F <sub>S</sub> / 8 real | 0.4 × F <sub>S</sub> / 8 | 8.125 MSPS | 3.25 MHz | | | 16 | F <sub>S</sub> / 16 real | 0.4 × F <sub>S</sub> / 16 | 4.0625 MSPS | 1.625 MHz | | | 32 | F <sub>S</sub> / 32 real | 0.4 × F <sub>S</sub> / 32 | 2.03125 MSPS | 0.8125 MHz | The decimation filter responses normalized to the ADC sampling clock frequency $F_S$ are illustrated in 8-23 to 8-32. They are interpreted as follows: Each figure contains the filter pass-band, transition band(s) and alias or stop-band(s) as shown in $\boxtimes$ 8-22. The x-axis shows the offset frequency (after the NCO frequency shift) normalized to the ADC sampling rate $F_S$ . For example, in the divide-by-4 complex setup, the output data rate is $F_S$ / 4 complex with a Nyquist zone of $F_S$ / 8 or 0.125 × $F_S$ . The transition band (colored in blue) is centered around 0.125 × $F_S$ and the alias transition band is centered at 0.375 × $F_S$ . The stop-bands (colored in red), which alias on top of the pass-band, are centered at 0.25 × $F_S$ and 0.5 × $F_S$ . The stop-band attenuation is greater than 85 dB. 图 8-22. Interpretation of the Decimation Filter Plots #### 8.3.4.5 SYNC The PDN/SYNC pin can be used to synchronize multiple devices using an external SYNC signal. The PDN/SYNC pin can be configured via SPI (SYNC EN bit) from power down to synchronization functionality and is latched in by the rising edge of the sampling clock as shown in 8-33. 图 8-33. External SYNC timing diagram The synchronization signal is only required when using the decimation filter - either using the SPI SYNC register or the PDN/SYNC pin. It resets internal clock dividers used in the decimation filter and aligns the internal clocks as well as I and Q data within the same sample. If no SYNC signal is given the internal clock dividers will not be synchronized, which can lead to a fractional delay across different devices. The SYNC signal also resets the NCO phase and loads the new NCO frequency (same as the MIXER RESTART bit). When trying to resynchronize during operation, the SYNC toggle should occur at 64\*K clock cycles, where K is an integer. This ensures phase continuity of the clock divider. #### 8.3.4.6 Output Formatting with Decimation When using decimation, the output data is formatted as shown in 8 - 34 (complex decimation) and 8 - 35 (real decimation). The interface data rates for 2-, 1- and 1/2-wire for complex output for different decimation settings are shown in 8 - 4. 图 8-34. Output Data Format in Complex Decimation ₹ 8-4 illustrates the output interface data rate along with the corresponding DCLK/DCLKIN and FCLK frequencies based on output resolution (R), number of SCMOS lanes (L) and complex decimation setting (N). Furthermore the table shows an actual lane rate example for the 2-, 1- and 1/2-wire interface, 16-bit output resolution and complex decimation by 16. 表 8-4. Serial CMOS Lane Rate Examples with Complex Decimation | DECIMATION<br>SETTING | ADC SAMPLING<br>RATE | OUTPUT<br>RESOLUTION | # of WIRES | FCLK | DCLKIN, DCLK | DA/B5,6 | |-----------------------|----------------------|----------------------|------------|-------------------|---------------|----------------------------| | N | F <sub>S</sub> | R | L | F <sub>S</sub> /N | [DA/B5,6] / 2 | F <sub>S</sub> x 2 x R/L/N | | | 65 MSPS | 65 MSDS | 2 | 40625 MHz | 32.5 MHz | 65 MHz | | 16 | 03 W3F3 | 16 | 1 | 40023 WII IZ | 65 MHz | 130 MHz | | | 62.5 MSPS | | 1/2 | 3.90625 MHz | 125 MHz | 250 MHz | Submit Document Feedback 图 8-35. Output Data Format in Real Decimation ₹ 8-5 illustrates the output interface data rate along with the corresponding DCLK/DCLKIN and FCLK frequencies based on output resolution (R), number of SCMOS lanes (L) and real decimation setting (M). Furthermore the table shows an actual lane rate example for the 2-, 1- and 1/2-wire interface, 16-bit output resolution and real decimation by 16. 表 8-5. Serial CMOS Lane Rate Examples with Real Decimation | DECIMATION<br>SETTING | ADC SAMPLING<br>RATE | OUTPUT<br>RESOLUTION | # of WIRES | FCLK | DCLKIN, DCLK | DA/B5,6 | |-----------------------|----------------------|----------------------|------------|-------------------------------------------------------------------|---------------|----------------------------| | М | F <sub>S</sub> | R | L | F <sub>S</sub> / M / 2 (L = 2)<br>F <sub>S</sub> / M (L = 1, 1/2) | [DA/B5,6] / 2 | F <sub>S</sub> x R / L / M | | | | 16 | 2 | 2.03125 MHz | 16.25 MHz | 32.5 MHz | | 16 | 16 65 MSPS | | 1 | 4.0625 MHz | 32.5 MHz | 65 MHz | | | | | 1/2 | 4.0023 WII IZ | 65 MHz | 130 MHz | ### 8.3.5 Digital Interface The serial CMOS interface supports the data output with 2-wire, 1-wire and 1/2-wire operation. The actual data output rate depends on the output resolution and number of lanes used. The ADC3660 requires an external serial clock input (DCLKIN), which is used to transmit the data out of the ADC along with the data clock (DCLK). The phase relationship between DCLKIN and the sampling clock is irrelevant but both clocks need to be frequency locked. The serial CMOS interface is configured using SPI register writes. ### 8.3.5.1 SDR Output Clocking The ADC3660 provides a SDR output clocking option which is enabled using the SPI interface. By default the data is output on rising and falling edge of DCLK. In SDR clocking mode, DCLKIN has to be twice as fast as the default DCLKIN so that the output data are clocked out only on DCLK rising edge. This SDR clock option is available in all output modes including decimation. Internally DCLKIN is divided by 2 for data processing and this operation can add 1 extra clock cycle latency to the ADC latency. 图 8-36. SDR Output Clocking ## 8.3.5.2 Output Data Format The output data can be configured to two's complement (default) or offset binary formatting using SPI register writes (register 0x8F and 0x92). 表 8-6 provides an overview for minimum and maximum output codes for the two formatting options. The actual output resolution is set by the output bit mapper. 表 8-6. Overview of minimum and maximum output codes vs output resolution for different formatting | | ٦ | Two's Comple | ment (default | t) | Offset Binary | | | | | |---------------------|--------|--------------|---------------|---------|---------------|--------|---------|---------|--| | RESOLUTION (BIT) | 14 16 | | 18 | 20 | 14 | 16 | 18 | 20 | | | $V_{IN,MAX}$ | 0x1FFF | 0x7FFF | 0x1FFFF | 0x7FFFF | 0x3FFF | 0xFFFF | 0x3FFFF | 0xFFFFF | | | 0 | 0x0000 | | 0x00 | 0x00000 | | 0x8000 | 0x20000 | 0x80000 | | | V <sub>IN,MIN</sub> | 0x2000 | 0x8000 | 0x20000 | 0x80000 | 0x0 | 0x0000 | | 0x00000 | | ### 8.3.5.3 Output Formatter The digital output interface utilizes a flexible output bit mapper as shown in 8-37. The bit mapper takes the 16-bit output directly from the ADC or from digital filter block and reformats it to a resolution of 14,16,18 or 20-bit. The output serialization factor gets adjusted accordingly for 2-, 1- and 1/2-wire interface mode. The maximum output data rate can not be exceeded independently of output resolution and serialization factor. #### Note After power up the bit mapper output defaults to 18-bit and manually has to be programmed to 16-bit. See $\ ^{\ddagger}$ 8.3.5.4 for instructions. For 14-bit the LSBs simply get truncated during the reformatting. With 18 and 20-bit output, bypass or decimation mode has 0s for the two LSBs while only the digital averaging mode utilizes the full 20-bit output. 图 8-37. Interface output bit mapper $\gtrsim$ 8-7 provides an overview for the resulting serialization factor depending on output resolution and output modes. Note that the DCLKIN frequency needs to be adjusted accordingly as well. Changing the output resolution to 18-bit, 2-wire mode for example would result in DCLKIN = $F_S$ \* 4.5 instead of \* 4. 表 8-7. Serialization factor vs output resolution for different output modes | | | | | | • | | |-------------------|-----------|---------------|-------------------|----------------------|----------------------|---------------------| | OUTPUT RESOLUTION | Interface | SERIALIZATION | FCLK | DCLKIN | DCLK | DA/B5,6 | | | 2-Wire | 7x | F <sub>S</sub> /2 | F <sub>S</sub> * 3.5 | F <sub>S</sub> * 3.5 | F <sub>S</sub> * 7 | | 14-bit | 1-Wire | 14x | F <sub>S</sub> | F <sub>S</sub> * 7 | F <sub>S</sub> * 7 | F <sub>S</sub> * 14 | | | 1/2-Wire | 28x | F <sub>S</sub> | F <sub>S</sub> * 14 | F <sub>S</sub> * 14 | F <sub>S</sub> * 28 | | | 2-Wire | 8x | F <sub>S</sub> /2 | F <sub>S</sub> * 4 | F <sub>S</sub> * 4 | F <sub>S</sub> * 8 | | 16-bit | 1-Wire | 16x | F <sub>S</sub> | F <sub>S</sub> * 8 | F <sub>S</sub> * 8 | F <sub>S</sub> * 16 | | | 1/2-Wire | 32x | F <sub>S</sub> | F <sub>S</sub> * 16 | F <sub>S</sub> * 16 | F <sub>S</sub> * 32 | | | 2-Wire | 9x | F <sub>S</sub> /2 | F <sub>S</sub> * 4.5 | F <sub>S</sub> * 4.5 | F <sub>S</sub> * 9 | | 18-bit (default) | 1-Wire | 18x | F <sub>S</sub> | F <sub>S</sub> * 9 | F <sub>S</sub> * 9 | F <sub>S</sub> * 18 | | | 1/2-Wire | 36x | F <sub>S</sub> | F <sub>S</sub> * 18 | F <sub>S</sub> * 18 | F <sub>S</sub> * 36 | | | 2-Wire | 10x | F <sub>S</sub> /2 | F <sub>S</sub> * 5 | F <sub>S</sub> * 5 | F <sub>S</sub> * 10 | | 20-bit | 1-Wire | 20x | F <sub>S</sub> | F <sub>S</sub> * 10 | F <sub>S</sub> * 10 | F <sub>S</sub> * 20 | | | 1/2-Wire | 40x | F <sub>S</sub> | F <sub>S</sub> * 20 | F <sub>S</sub> * 20 | F <sub>S</sub> * 40 | The programming sequence to change the output interface and/or resolution from default settings is shown in #8.3.5.4. Copyright © 2021 Texas Instruments Incorporated ## 8.3.5.4 Output Interface/Mode Configuration The following sequence summarizes all the relevant registers for changing the output interface and/or enabling the decimation filter. Steps 1 and 2 must come first since the E-Fuse load reset the SPI writes, the remaining steps can come in any order. 表 8-8. Configuration steps for changing interface or decimation | STEP | FEATURE | ADDRESS | onfiguration steps for changing interface or decimation DESCRIPTION | | | | | | | | |------|------------|--------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------------------------------------------|------------------|--|--|--| | | FEATURE | | Calaat tha autout in | | | : | | | | | | 1 | | 0x07 | • | | | ion and output interfa | | | | | | | | | • | Resolution | 2-wire | 1-wire | 1/2-wire | | | | | | | | | , 18-bit | 0x2B | 0x6C | 0x8D | | | | | | _ | | | , 20-bit | 0x4B | | | | | | | 2 | | 0x13 | | erface bit mapping us<br>o that bit mapping is I | | er (0x13, D0). Program register 0x13 to owed by 0x13 0x00 | | | | | | 3 | | 0x0A/B/C | When changing the configured again. | When changing the output interface bit mapper (0x07), the CMOS output buffer register has to be configured again. | | | | | | | | 4 | | 0x18 | When changing the | When changing the output interface bit mapper (0x07), the DCLKIN EN bit (D4) has to be set again | | | | | | | | 5 | - | 0x19 | Configure the FCLK | frequency based on | bypass/decimation | and number of lanes | used. | | | | | | | | Bypass/Dec | SCMOS | FCLK SRC<br>(D7) | FCLK DIV<br>(D4) | TOG FCLK<br>(D0) | | | | | | | | | 2-wire | 0 | 1 | 0 | | | | | | | | Bypass/ Real<br>Decimation | 1-wire | 0 | 0 | 0 | | | | | | | | Decimation | 1/2-wire | 0 | 0 | 0 | | | | | | Output | | | 2-wire | 1 | 0 | 0 | | | | | | Interface | | Complex<br>Decimation | 1-wire | 1 | 0 | 0 | | | | | | | | Decimation | 1/2-wire | 0 | 0 | 1 | | | | | 6 | _ | 0x1B | Select the output interface resolution using the bit mapper (D5-D3). | | | | | | | | | 7 | _ | 0x1F | When changing the (D4) have to be set | | napper (0x07), the D | CLKIN EN bit (D6) a | nd DCLK OB EN | | | | | | | | Select the FCLK pa | ttern for decimation f | or proper duty cycle | output of the frame of | clock. | | | | | | | | | Output Resolution | 2-wire | 1-wire | 1/2-wire | | | | | | | | | 14-bit | | 0xFE000 | | | | | | | | | | 16-bit | | 0xFF000 | use default | | | | | | | 0x20 | Real Decimation | 18-bit | | 0xFF800 | | | | | | 8 | | 0x21<br>0x22 | | 20-bit | | 0xFFC00 | | | | | | | | OXEE | | 14-bit | use default | 0xFFFFF | 0xFFFFF | | | | | | | | Complex | 16-bit | | 0xFFFFF | 0xFFFFF | | | | | | | | Decimation | 18-bit | | 0xFFFFF | 0xFFFFF | | | | | | | | | 20-bit | | 0xFFFFF | 0xFFFFF | | | | | 9 | | 0x24 | Enable the decimat | ion filter | | | | | | | | 10 | _ | 0x25 | Configure the decin | nation filter | | | | | | | | 11 | | 0x2A/B/C/D<br>0x31/2/3/4 | Program the NCO frequency for complex decimation (can be skipped for real decimation) | | | | | | | | | | Decimation | | Configure the comp | lex output data strea | m (set both bits to 0 | for real decimation) | | | | | | | Filter | | SCMOS | | | OP-Order (D4) | Q-Delay (D3) | | | | | 12 | | 0x27<br>0x2E | 2-wire | | | 1 | 0 | | | | | | | UAZE | 1-wire | | | 0 | 1 | | | | | | | | 1/2-wire | | | 1 | 1 | | | | | 13 | - | 0x26 | Set the mixer gain a | and toggle the mixer | reset bit to update th | e NCO frequency. | | | | | | | | | | | • | . , | | | | | Product Folder Links: ADC3660 Submit Document Feedback ### 8.3.5.4.1 Configuration Example The following is a step by step programming example to configure the ADC3660 to complex decimation by 8 with 1-wire SCMOS and 16-bit output. - 1. 0x07 (address) 0x6C (load bit mapper configuration for 16-bit output with 1-wire SCMOS) - 2. 0x13 0x01, wait 1 ms, 0x13 0x00 (load e-fuse) - 3. 0x0A 0xFF, 0x0B 0xEE, 0x0C 0xFD (configure CMOS output buffer) - 4. 0x18 0x10 (DCLKIN EN) - 5. 0x19 0x82 (configure FCLK) - 6. 0x1B 0x08 (select 16-bit output resolution) - 7. 0x1F 0x50 (DCLKIN EN and DCLK OB EN) - 8. 0x20 0xFF, 0x21 0xFF, 0x22 0x0F (configure FCLK pattern) - 9. 0x24 0x06 (enable decimation filter) - 10.0x25 0x30 (configure complex decimation by 8) - 11.0x2A/B/C/D and 0x31/32/33/34 (program NCO frequency) - 12.0x27/0x2E 0x08 (configure Q-delay register bit) - 13.0x26 0xAA, 0x26 0x88 (set digital mixer gain to 6-dB and toggle the mixer update) #### 8.3.6 Test Pattern In order to enable in-circuit testing of the digital interface, the following test patterns are supported and enabled via SPI register writes (0x14/0x15/0x16). In decimation mode (real and complex), the test patterns replace the output data from the DDC - however channel A controls the test patterns for both channels. - RAMP Pattern: The step size needs to be configured in the CUSTOM PAT register according to the native resolution of the ADC. When selecting a higher output resolution then the additional LSBs will still be 0 in RAMP pattern mode. - 00001: 18-bit output resolution - 00100: 16-bit output resolution - 10000: 14-bit output resolution - · Custom Pattern: Configured in the CUSTOM PAT register #### **8.4 Device Functional Modes** ### 8.4.1 Normal Operation In normal operating mode, the ADC full-scale input gets converted to a digital output with 16-bit resolution. ### 8.4.2 Power Down Options A global power down mode can be enabled via SPI as well as using the power down pin (PDN/SYNC). There is an internal pull-down 21k $\Omega$ resistor on the PDN/SYNC input pin and the pin is active high - so the pin needs to be pulled high externally to enter global power down mode. The SPI register map provides the capability to enable/disable individual blocks directly or via PDN pin mask in order to trade off power consumption vs wake up time as shown in $\frac{1}{8}$ 8-9. 图 8-38. Power Down Configurations 表 8-9. Overview of Power Down Options | 20 of other or a character of the parents | | | | | | | | | | |-------------------------------------------|----------------|------------------------|----------------------|----------------------|--------------|--------------------------------------------------------------------------------------------------------------------------|--|--|--| | Function/ Register | PDN<br>via SPI | Mask for<br>Global PDN | Feature -<br>Default | Power<br>Impact | Wake-up time | Comment | | | | | ADC | Yes | - | Enabled | | | Both ADC channels are included in Global PDN automatically | | | | | Reference gain amplifier | Yes | | Enabled | ~ 0.4 mA | ~3 us | Should only be powered down in power down state. | | | | | Internal 1.2V reference | Yes | Yes | External ref | ~ 1-3.5 mA | ~3 ms | Internal/external reference selection is available through SPI and REFBUF pin. | | | | | Clock buffer | Yes | | Differential clock | ~ 1 mA | n/a | Single ended clock input saves ~ 1mA compared to differential. Some programmability is available through the REFBUF pin. | | | | | Output interface drivers | Yes | - | Enabled | varies | n/a | Depending on output interface mode,<br>unused output drivers can be powered<br>down for maximum power savings | | | | | Decimation filter | Yes | - | Disabled | see electrical table | n/a | | | | | Product Folder Links: ADC3660 ### 8.4.3 Digital Channel Averaging The ADC3660 includes a digital channel averaging feature which enables improvement of the ADC dynamic range (see 8-39). The same input signal is given to both ADC inputs externally and the output of the two ADCs is averaged internally. By averaging, uncorrelated noise (e.g. ADC thermal noise) improves 3-dB while correlated noise (e.g. jitter in the clock path, reference noise) is unaffected. Therefore the averaging gives close to 3-dB improvement at low input frequencies but less at high input frequencies where clock jitter dominates the SNR. The output from the digital averaging block is given out on the digital outputs of channel A or alternatively can be routed to the digital decimation filters using the digital mux. 图 8-39. Digital Channel Averaging Diagram ### 8.5 Programming The device is primarily configured and controlled using the serial programming interface (SPI) however it can operate in a default configuration without requiring the SPI interface. Furthermore the power down function as well as internal/external reference configuration is possible via pin control (PDN/SYNC and REFBUF pin). Note The power down command (via PIN or SPI) only goes in effect with the ADC sampling clock present. ### 8.5.1 Configuration using PINs only The ADC voltage reference can be selected using the REFBUF pin. Even though there is an internal 100 k $\Omega$ pull-up resistor to AVDD, the REFBUF pin should be set to a voltage externally and not left floating. REFBUF VOLTAGE VOLTAGE REFERENCE OPTION CLOCKING OPTION > 1.7 V (Default) External reference Differential clock input 1.2 V (1.15-1.25V) External 1.2V input on REFBUF pin using internal gain buffer Differential clock input 0.5 - 0.7V Internal reference Differential clock input < 0.1V</td> Internal reference Single ended clock input 表 8-10. REFBUF voltage levels control voltage reference selection ### 8.5.2 Configuration using the SPI interface The device has a set of internal registers that can be accessed by the serial interface formed by the SEN (serial interface enable), SCLK (serial interface clock) and SDIO (serial interface data input/output) pins. Serially shifting bits into the device is enabled when SEN is low. Serial data input are latched at every SCLK rising edge when SEN is active (low). The serial data are loaded into the register at every 24th SCLK rising edge when SEN is low. When the word length exceeds a multiple of 24 bits, the excess bits are ignored. Data can be loaded in multiples of 24-bit words within a single active SEN pulse. The interface can function with SCLK frequencies from 12 MHz down to very low speeds (of a few hertz) and also with a non-50% SCLK duty cycle. #### 8.5.2.1 Register Write The internal registers can be programmed following these steps: - 1. Drive the SEN pin low - 2. Set the R/W bit to 0 (bit A15 of the 16-bit address) and bits A[14:12] in address field to 0. - 3. Initiate a serial interface cycle by specifying the address of the register (A[11:0]) whose content is written and - 4. Write the 8-bit data that are latched in on the SCLK rising edges - 8-40 shows the timing requirements for the serial register write operation. 图 8-40. Serial Register Write Timing Diagram ### 8.5.2.2 Register Read The device includes a mode where the contents of the internal registers can be read back using the SDIO pin. This readback mode can be useful as a diagnostic check to verify the serial interface communication between the external controller and the ADC. The procedure to read the contents of the serial registers is as follows: - 1. Drive the SEN pin low - 2. Set the R/W bit (A15) to 1. This setting disables any further writes to the registers. Set A[14:12] in address field to 0 - 3. Initiate a serial interface cycle specifying the address of the register (A[11:0]) whose content must be read - 4. The device outputs the contents (D[7:0]) of the selected register on the SDIO pin - 5. The external controller can latch the contents at the SCLK falling edge 图 8-41. Serial Register Read Timing Diagram # 8.6 Register Maps 表 8-11. Register Map Summary | REGISTER<br>ADDRESS | | | 72.0 11110 | egister wap<br>REGISTI | | | | | | | |---------------------|----------------|--------------------|-------------|------------------------|----------------|------------------|--------------------|---------------|--|--| | A[11:0] | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | 0x00 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | RESET | | | | 0x07 | | OP IF MAPPER | <u> </u> | 0 | OP IF EN | | OP IF SEL | | | | | 0x08 | 0 | 0 | PDN CLKBUF | PDN<br>REFAMP | 0 | PDN A | PDN B | PDN<br>GLOBAL | | | | 0x0A | | | | CMOS OF | B DIS [7:0] | | | | | | | 0x0B | | CMOS OB DIS [15:8] | | | | | | | | | | 0x0C | | | | CMOS OB | DIS [23:16] | | | | | | | 0x0D | 0 | 0 | 0 | 0 | MASK<br>CLKBUF | MASK<br>REFAMP | MASK BG<br>DIS | 0 | | | | 0x0E | SYNC PIN<br>EN | SPI SYNC | SPI SYNC EN | 0 | REF CTRL | REF | SEL | SE CLK EN | | | | 0x11 | 0 | 0 | SE A | SE B | 0 | DLL PDN | 0 | AZ EN | | | | 0x13 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | E-FUSE LD | | | | 0x14 | | CUSTOM PAT [7:0] | | | | | | | | | | 0x15 | | CUSTOM PAT [15:8] | | | | | | | | | | 0x16 | | TEST PAT B | | | TEST PAT A | | CUSTOM PAT [17:16] | | | | | 0x18 | 0 | 0 | 0 | DCLKIN EN | 0 | 0 | 0 | 0 | | | | 0x19 | FCLK SRC | 0 | 0 | FCLK DIV | 0 | 0 | FCLK EN | TOG FCLK | | | | 0x1B | MAPPER EN | 20B EN | В | IT MAPPER RE | S | 0 | 0 | 0 | | | | 0x1E | 0 | 0 | CMOS D | CLK DEL | 0 | 0 | 0 | 0 | | | | 0x1F | LOW DR EN | DCLKIN EN | 0 | DCLK OB EN | 2X DCLK | 0 | 0 | 0 | | | | 0x20 | | | | FCLK P | AT [7:0] | | | | | | | 0x21 | | | | FCLK PA | AT [15:8] | | | | | | | 0x22 | 0 | 0 | 0 | 0 | | FCLK PA | T [19:16] | | | | | 0x24 | 0 | 0 | CH AVG EN | DDC | MUX | DIG BYP | DDC EN | 0 | | | | 0x25 | DDC MUX EN | | DECIMATION | | REAL OUT | 0 | 0 | MIX PHASE | | | | 0x26 | MIX G | SAIN A | MIX RES A | FS/4 MIX A | MIX G | SAIN B | MIX RES B | FS/4 MIX B | | | | 0x27 | 0 | 0 | 0 | OP ORDER A | Q-DEL A | FS/4 MIX PH<br>A | 0 | 0 | | | | 0x2A | | | | NCO / | A [7:0] | 1 | | | | | | 0x2B | | | | NCO A | · [15:8] | | | | | | | 0x2C | | | | NCO A | [23:16] | | | | | | | 0x2D | | | | NCO A | [31:24] | | | | | | | 0x2E | 0 | 0 | 0 | OP ORDER B | Q-DEL B | FS/4 MIX PH<br>B | 0 | 0 | | | | 0x31 | | NCO B [7:0] | | | | | | | | | | 0x32 | | | | NCO E | B [15:8] | | | | | | | 0x33 | | | | NCO B | [23:16] | | | | | | | 0x34 | | | | NCO B | [31:24] | | | | | | | 0x8F | 0 | 0 | 0 | 0 | 0 | 0 | FORMAT A | 0 | | | | 0x92 | 0 | 0 | 0 | 0 | 0 | 0 | FORMAT B | 0 | | | Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated ## 8.6.1 Detailed Register Description ## 图 8-42. Register 0x00 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | RESET | | R/W-0 ## 表 8-12. Register 0x00 Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------|------|-------|------------------------------------------------------------------------------------| | 7-1 | 0 | R/W | 0 | Must write 0 | | 0 | RESET | R/W | 0 | This bit resets all internal registers to the default values and self clears to 0. | ## 图 8-43. Register 0x07 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|--------------|-------|-------|----------|-------|-----------|-------| | | OP IF MAPPER | | 0 | OP IF EN | | OP IF SEL | | | R/W-0 ### 表 8-13. Register 0x07 Field Descriptions | | 10 | o. Itogio | toi oxoi i | iela Descriptions | |-----|--------------|-----------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Field | Туре | Reset | Description | | 7-5 | OP IF MAPPER | R/W | 000 | Output interface mapper. This register contains the proper output interface bit mapping for the different interfaces. The interface bit mapping is internally loaded from e-fuses and also requires a fuse load command to go into effect (0x13, D0). Register 0x07 along with the E-Fuse Load (0x13, D0) needs to be loaded first in the programming sequence since the E-Fuse load resets the SPI writes. After initial reset the default output interface variant is loaded automatically from fuse internally. However when reading back this register reads 000 until a value is written using SPI. 001: 2-wire, 18 and 14-bit 010: 2-wire, 20 and 16-bit 011: 1-wire 100: 0.5-wire others: not used | | 4 | 0 | R/W | 0 | Must write 0 | | 3 | OP IF EN | R/W | 0 | Enables changing the default output interface mode (D2-D0).When changing the output interface mode, the registers 0x0A/0B/0C, 0x18, 0x19 and 0x1F have to written as well. | | 2-0 | OP IF SEL | R/W | 000 | Selection of the output interface mode. OP IF EN (D3) needs to be enabled also. After initial reset the default output interface is loaded automatically from fuse internally. However when reading back this register reads 000 until a value is written using SPI. 011: 2-wire 100: 1-wire 101: 0.5-wire others: not used | Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback # 图 8-44. Register 0x08 | 7 | | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-------------|-------|------------|------------|-------|-------|-------|------------| | 0 | | 0 | PDN CLKBUF | PDN REFAMP | 0 | PDN A | PDN B | PDN GLOBAL | | R/W | <b>/-</b> 0 | R/W-0 ## 表 8-14. Register 0x08 Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | 0 | R/W | 0 | Must write 0 | | 5 | PDN CLKBUF | R/W | 0 | Powers down sampling clock buffer 0: Clock buffer enabled 1: Clock buffer powered down | | 4 | PDN REFAMP | R/W | 0 | Powers down internal reference gain amplifier 0: REFAMP enabled 1: REFAMP powered down | | 3 | 0 | R/W | 0 | Must write 0 | | 2 | PDN A | R/W | 0 | Powers down ADC channel A 0: ADC channel A enabled 1: ADC channel A powered down | | 1 | PDN B | R/W | 0 | Powers down ADC channel B 0: ADC channel B enabled 1: ADC channel B powered down | | 0 | PDN GLOBAL | R/W | 0 | Global power down via SPI 0: Global power disabled 1: Global power down enabled. Power down mask (register 0x0D) determines which internal blocks are powered down. | Submit Document Feedback # www.ti.com.cn 图 8-45. Register 0x0A/B/C | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-------------------------------------------|---|---|---|---|---|---|---|--|--| | CMOS OB DIS [23:0] | | | | | | | | | | | R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 | | | | | | | | | | ## 表 8-15. Register 0x0A/B/C Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | CMOS OB DIS [23:0] | R/W | 0 | These register bits power down the individual CMOS output buffers. See 表 8-16 for the actual bit to pin mapping. Unused pins can be powered down (ie set to 1) for maximum power savings. Even though unused outputs don't toggle there is still a small amount of static power (< 1mA) that can be saved by disabling the output buffers. When changing the output interface mode (0x07) these registers have to be written again. There is a separate control to enable the DCLKIN buffer in register 0x1F (D6) and 0x18 (D4). DCLK output buffer is powered down using register 0x1F (D4). 0: Output buffer enabled 1: Output buffer powered down | ### 表 8-16. Output buffer enable bit mapping vs output interface mode | ADDRESS (HEX) | BIT | PIN NAME | SCMOS 2-w | SCMOS 1-w | SCMOS 1/2-w | |---------------|-------------------|--------------|-----------|-----------|-------------| | | D7 | DB5 | DB5 | - | - | | | D6/D5/D4 | - | - | - | - | | 0x0A | D3 | DCLKIN | DCLKIN | DCLKIN | DCLKIN | | | D2/D1/D0 | - | - | - | - | | | Register | setting | 0x7F | 0xFF | 0xFF | | | D7/D6/D5 | - | - | - | - | | | D4 | FCLK | FCLK | FCLK | FCLK | | 0x0B | D3/D2/D1 | - | - | - | - | | | D0 | DB6 | DB6 | DB6 | - | | | Register | setting | 0xEE | 0xEE | 0xEF | | | D7/D6/D5/D4/D3/D2 | - | - | - | - | | 0x0C | D1 | DA6 | DA6 | DA6 | DA6 | | 0.00 | D0 | D0 DA5 DA5 - | | - | - | | 1 | Register | setting | 0xFC | 0xFD | 0xFD | # 图 8-46. Register 0x0D (PDN GLOBAL MASK) | | | | • | • | , | | | |-------|-------|-------|-------|-------------|-------------|-------------|-------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0 | 0 | 0 | 0 | MASK CLKBUF | MASK REFAMP | MASK BG DIS | 0 | | R/W-0 ## 表 8-17. Register 0x0D Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-4 | 0 | R/W | 0 | Must write 0 | | 3 | MASK CLKBUF | R/W | 0 | Global power down mask control for sampling clock input buffer. 0: Clock buffer will get powered down when global power down is exercised. 1: Clock buffer will NOT get powered down when global power down is exercised. | | 2 | MASK REFAMP | R/W | 0 | Global power down mask control for reference amplifier. 0: Reference amplifier will get powered down when global power down is exercised. 1: Reference amplifier will NOT get powered down when global power down is exercised. | | 1 | MASK BG DIS | R/W | 0 | Global power down mask control for internal 1.2V bandgap voltage reference. Setting this bit reduces power consumption in global power down mode but increases the wake up time. See the power down option overview. 0: Internal 1.2V bandgap voltage reference will NOT get powered down when global power down is exercised. 1: Internal 1.2V bandgap voltage reference will get powered down when global power down is exercised. | | 0 | 0 | R/W | 0 | Must write 0 | Product Folder Links: ADC3660 www.ti.com.cn # 图 8-47. Register 0x0E | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|----------|-------------|-------|---------|-------|-------|-----------| | SYNC PIN EN | SPI SYNC | SPI SYNC EN | 0 | REF CTL | REF | SEL | SE CLK EN | | R/W-0 # 表 8-18. Register 0x0E Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | SYNC PIN EN | R/W | 0 | This bit controls the functionality of the SYNC/PDN pin. 0: SYNC/PDN pin exercises global power down mode when pin is pulled high. 1: SYNC/PDN pin issues the SYNC command when pin is pulled high. | | 6 | SPI SYNC | R/W | 0 | Toggling this bit issues the SYNC command using the SPI register write. SYNC using SPI must be enabled as well (D5). This bit doesn't self reset to 0. 0: Normal operation 1: SYNC command issued. | | 5 | SPI SYNC EN | R/W | 0 | This bit enables synchronization using SPI instead of the SYNC/PDN pin. 0: Synchronization using SPI register bit disabled. 1: Synchronization using SPI register bit enabled. | | 4 | 0 | R/W | 0 | Must write 0 | | 3 | REF CTL | R/W | 0 | This bit determines if the REFBUF pin controls the voltage reference selection or the SPI register (D2-D1). 0: The REFBUF pin selects the voltage reference option. 1: Voltage reference is selected using SPI (D2-D1) and single ended clock using D0. | | 2-1 | REF SEL | R/W | 00 | Selects of the voltage reference option. REF CTRL (D3) must be set to 1. 00: Internal reference 01: External voltage reference (1.2V) using internal reference buffer (REFBUF) 10: External voltage reference 11: not used | | 0 | SE CLK EN | R/W | 0 | Selects single ended clock input and powers down the differential sampling clock input buffer. REF CRTL (D3) must be set to 1. 0: Differential clock input 1: Single ended clock input | # 图 8-48. Register 0x11 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|-------|-------|---------|-------|-------| | 0 | 0 | SE A | SE B | 0 | DLL PDN | 0 | AZ EN | | R/W-0 # 表 8-19. Register 0x11 Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | 0 | R/W | 0 | Must write 0 | | 5 | SE A | R/W | 0 | This bit enables single ended analog input, channel A 0: Differential input 1: Single ended input | | 4 | SE B | R/W | 0 | This bit enables single ended analog input, channel B 0: Differential input 1: Single ended input | | 3 | 0 | R/W | 0 | Must write 0 | | 2 | DLL PDN | R/W | 0 | This register powers down the internal DLL, which is used to adjust the sampling time. This register must only be enabled when operating at sampling rates below 40 MSPS. When DLL PDN bit is enabled the sampling time is directly dependent on sampling clock duty cycle (with a 50/50 duty cycle the sampling time is $T_{\rm S}/2$ ). 0: Sampling time is $T_{\rm S}/4$ 1: Sampling time is $T_{\rm S}/2$ (only for sampling rates below 40 MSPS). | | 1 | 0 | R/W | 0 | Must write 0 | | 0 | AZ EN | R/W | 0 | This bit enables the internal auto-zero circuitry. 0: Auto-zero disabled 1: Auto-zero enabled | ## 图 8-49. Register 0x13 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|-------|-------|-------|-------|-----------| | 0 | 0 | 0 | 0 | 0 | 0 | | E-FUSE LD | | R/W-0 # 表 8-20. Register 0x13 Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-1 | 0 | R/W | 0 | Must write 0 | | 0 | E-FUSE LD | R/W | | This register bit loads the internal bit mapping for different interfaces. After setting the interface in register 0x07, this E-FUSE LOAD bit needs to be set to 1 and reset to 0 for loading to go into effect. Register 0x07 along with the E-Fuse Load (0x12, D0) needs to be loaded first in the programming sequence since the E-Fuse load resets the SPI writes. 0: E-FUSE LOAD set 1: E-FUSE LOAD reset | Product Folder Links: ADC3660 **INSTRUMENTS** www.ti.com.cn 图 8-50. Register 0x14/15/16 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |------------------------------------------|-------------------|-------|-------------------------|---|---|---|-------------|--|--| | CUSTOM PAT [7:0] | | | | | | | | | | | | CUSTOM PAT [15:8] | | | | | | | | | | TEST PAT B TEST PAT A CUSTOM PAT [17:16] | | | | | | | PAT [17:16] | | | | R/W-0 | R/W-0 | R/W-0 | R/W-0 R/W-0 R/W-0 R/W-0 | | | | | | | ### 表 8-21. Register 0x14/15/16 Field Descriptions | Bit | Field | Type | Reset | Description | | | | | | | | |-----|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | 7-0 | CUSTOM PAT [17:0] | R/W 00000000 This register is used for two purposes: It sets the constant custom pattern starting It sets the RAMP pattern increment step size 00001: Ramp pattern for 18-bit ADC 00100: Ramp pattern for 16-bit ADC 10000: Ramp pattern for 14-bit ADC | | | | | | | | | | | 7-5 | TEST PAT B | R/W | 000 | Enables test pattern output mode for channel B (NOTE: The test pattern is set prior to the bit mapper and is based on native resolution of the ADC starting from the MSB). These work in either output format. | | | | | | | | | | | | | 000: Normal output mode (test pattern output disabled) 010: Ramp pattern: need to set proper increment using CUSTOM PAT register 011: Constant Pattern using CUSTOM PAT [17:0] in register 0x14/15/16. others: not used | | | | | | | | | 4-2 | TEST PAT A | R/W | 000 | Enables test pattern output mode for channel A (NOTE: The test pattern is set prior to the bit mapper and is based on native resolution of the ADC starting from the MSB). These work in either output format. | | | | | | | | | | | | | 000: Normal output mode (test pattern output disabled) 010: Ramp pattern: need to set proper increment using CUSTOM PAT register 011: Constant Pattern using CUSTOM PAT [17:0] in register 0x14/15/16. others: not used | | | | | | | | ### 图 8-51. Register 0x18 | | | | | 0 | | | | |-------|-------|-------|-----------|-------|-------|-------|-------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0 | 0 | 0 | DCLKIN EN | 0 | 0 | 0 | 0 | | R/W-0 ## 表 8-22. Register 0x18 Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-5 | 0 | R/W | 0 | Must write 0 | | 4 | DCLKIN EN | R/W | | This bit enables the DCLKIN clock input buffer for serial CMOS modes. Also DCLKIN EN (0x1F, D6) needs to be set as well.When changing the otuput interface mode (0x07) this register has to be written again. 0: DCLKIN buffer powered down. 1: DCLKIN buffer enabled. | | 3-0 | 0 | R/W | 0 | Must write 0 | # 图 8-52. Register 0x19 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|-------|-------|----------|-------|-------|---------|----------| | FCLK SRC | 0 | 0 | FCLK DIV | 0 | 0 | FCLK EN | TOG FCLK | | R/W-0 ## 表 8-23. Register 0x19 Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | FCLK SRC | R/W | 0 | User has to select if FCLK signal comes from ADC or from DDC block. Here real decimation is treated same as bypass mode 0: FCLK generated from ADC. FCLK SRC set to 0 for DDC bypass, real decimation mode and 1/2-w complex decimation mode. 1: FCLK generated from DDC block. In complex decimation mode only this bit needs to be set for 2-w and 1-w output interface mode but NOT for 1/2-w mode. | | 6-5 | 0 | R/W | 0 | Must write 0 | | 4 | FCLK DIV | R/W | 0 | This bit needs to be set to 1 for 2-w output mode in bypass mode only (non decimation). 0: All output interface modes except 2-w bypass mode 1: 2-w output interface mode. | | 3-2 | 0 | R/W | 0 | Must write 0 | | 1 | FCLK EN | R/W | 1 | This bit enables FCLK output. 0: FCLK output disabled. When changing the output interface mode (0x07) this register has to be written again. 1: FCLK output enabled. | | 0 | TOG FCLK | R/W | 0 | This bit adjusts the FCLK signal appropriately for 1/2-wire mode where FCLK is stretched to cover channel A and channel B. This bit ONLY needs to be set in 1/2-wire mode with complex decimation mode. 0: all other modes. 1: FCLK for 1/2-wire complex decimation mode. | # 表 8-24. Configuration of FCLK SRC and FCLK DIV Register Bits vs Serial Interface | BYPASS/DECIMATION | SERIAL INTERFACE | FCLK SRC | FCLK DIV | TOG FCLK | |------------------------------------|------------------|----------|----------|----------| | | 2-wire | 0 | 1 | 0 | | Decimation Bypass/ Real Decimation | 1-wire | 0 | 0 | 0 | | | 1/2-wire | 0 | 0 | 0 | | | 2-wire | 1 | 0 | 0 | | Complex Decimation | 1-wire | 1 | 0 | 0 | | | 1/2-wire | 0 | 0 | 1 | Product Folder Links: ADC3660 www.ti.com.cn 图 8-53. Register 0x1B | 7 | 6 | 5 4 | | 3 | 2 | 1 | 0 | |-----------|--------|-------|----------------|-------|-------|-------|-------| | MAPPER EN | 20B EN | E | BIT MAPPER RES | 3 | 0 | 0 | 0 | | R/W-0 ### 表 8-25. Register 0x1B Field Descriptions | | | | | 7 Tota Boodinptiono | |-----|----------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Field | Туре | Reset | Description | | 7 | MAPPER EN | R/W | 0 | This bit enables changing the resolution of the output (including output serialization factor) in bypass mode only. This bit is not needed for 20-bit resolution. 0: Output bit mapper disabled. 1: Output bit mapper enabled. | | 6 | 20B EN | R/W | 0 | This bit enables 20-bit output resolution which can be useful for very high decimation settings so that quantization noise doesn't impact the ADC performance. 0: 20-bit output resolution disabled. 1: 20-bit output resolution enabled. | | 5-3 | BIT MAPPER RES | R/W | 000 | Sets the output resolution using the bit mapper. MAPPER EN bit (D6) needs to be enabled when operating in bypass mode 000: 18 bit 001: 16 bit 010: 14 bit all others, n/a | | 2-0 | 0 | R/W | 0 | Must write 0 | # 表 8-26. Register Settings for Output Bit Mapper vs Operating Mode | BYPASS/DECIMATION | OUTPUT RESOLUTION | MAPPER EN (D7) | BIT MAPPER RES (D5-D3) | |--------------------|------------------------------------|----------------|------------------------| | Decimation Bypass | Resolution Change | 1 | 000: 18-bit | | Real Decimation | Resolution Change (default 18-bit) | 0 | 001: 16-bit | | Complex Decimation | Resolution Change (default 16-bit) | 0 | 010: 14-bit | ## 图 8-54. Register 0x1E | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|---------------|-------|-------|-------|-------|-------| | 0 | 0 | CMOS DCLK DEL | | 0 | 0 | 0 | 0 | | R/W-0 ## 表 8-27. Register 0x1E Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | 0 | R/W | 0 | Must write 0 | | 5-4 | CMOS DCLK DEL | R/W | | These bits adjust the output timing of CMOS DCLK output. 00: no delay 01: DCLK advanced by 50 ps 10: DCLK delayed by 50 ps 11: DCLK delayed by 100 ps | | 3-0 | 0 | R/W | 0 | Must write 0 | 图 8-55. Register 0x1F | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|-----------|-------|------------|---------|-------|-------|-------| | LOW DR EN | DCLKIN EN | 0 | DCLK OB EN | 2X DCLK | 0 | 0 | 0 | | R/W-0 ## 表 8-28. Register 0x1F Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | LOW DR EN | R/W | 0 | This bit impacts the output drive strength of the CMOS output buffers. This bit can be enabled at slow speeds in order to save power consumption but it will degrade the rise and fall times. 0: Low drive strength disabled. 1: Low drive strength enabled. | | 6 | DCLKIN EN | R/W | 1 | This bit enables the DCLKIN clock input buffer for serial CMOS modes. DCLKIN EN (0x18, D4) needs to be set as well. When changing the output interface mode this register has to be written again. 0: DCLKIN buffer powered down. 1: DCLKIN buffer enabled. | | 5 | 0 | R/W | 0 | Must write 0 | | 4 | DCLK OB EN | R/W | 1 | This bit enables DCLK output buffer. When changing the output interface mode (0x07) this register has to be written again. 0: DCLK output buffer powered down. 1: DCLK output buffer enabled. | | 3 | 2X DCLK | R/W | 0 | This bit enables SDR output clocking with serial CMOS mode. When this mode is enabled, DCLKIN required is twice as fast and data is output only on rising edge of DCLK. 0: Data output on DCLK rising and falling edge. 1: 2x DCLK mode enabled. | | 2-0 | 0 | R/W | 0 | Must write 0 | ## 图 8-56. Register 0x20/21/22 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------|-----------------|-------|-------|------------------|-------|-------|-------|--| | | FCLK PAT [7:0] | | | | | | | | | | FCLK PAT [15:8] | | | | | | | | | 0 | 0 | 0 | 0 | FCLK PAT [19:16] | | | | | | R/W-0 | ## 表 8-29. Register 0x20/21/22 Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | FCLK PAT [19:0] | R/W | | These bits can adjust the duty cycle of the FCLK. In decimation bypass mode the FCLK pattern gets adjusted automatically for the different output resolutions. 表 8-30 shows the proper FCLK pattern values for 1-wire and 1/2-wire in real/complex decimation. | ## 表 8-30. FCLK Pattern for different resolution based on interface | DECIMATION | OUTPUT RESOLUTION | 2-WIRE | 1-WIRE | 1/2-WIRE | |-----------------|-------------------|-------------|---------|-------------| | | 14-bit | | 0xFE000 | | | REAL DECIMATION | 16-bit | | 0xFF000 | Use Default | | NEAL DECIMATION | 18-bit | | 0xFF800 | | | | 20-bit | Use Default | 0xFFC00 | | | | 14-bit | Ose Delault | 0xFFFFF | 0xFFFFF | | COMPLEX | 16-bit | | 0xFFFFF | 0xFFFFF | | DECIMATION | 18-bit | | 0xFFFFF | 0xFFFFF | | | 20-bit | | 0xFFFFF | 0xFFFFF | Product Folder Links: ADC3660 **INSTRUMENTS** ## 图 8-57. Register 0x24 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-----------|-------|-------|---------|--------|-------| | 0 | 0 | CH AVG EN | DDC | MUX | DIG BYP | DDC EN | 0 | | R/W-0 ## 表 8-31. Register 0x24 Field Descriptions | | ₹ 0 01. Register 0x241 leid Descriptions | | | | | | | | |-----|------------------------------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | | 7-6 | 0 | R/W | 0 | Must write 0 | | | | | | 5 | CH AVG EN | R/W | 0 | Averages the output of ADC channel A and channel B together. The DDC MUX has to be enabled and set to '11'. The decimation filter needs to be enabled and set to bypass (fullrate output) or decimation and DIG BYP set to 1. 0: Channel averaging feature disabled 1: Output of channel A and channel B are averaged: (A+B)/2. | | | | | | 4-3 | DDC MUX | R/W | 0 | Configures DDC MUX in front of the decimation filter. 00: ADC channel A connected to DDC A; ADC Channel B connected to DDC B 01: ADC channel A connected to DDC A and DDC B. 10: ADC channel B connected to DDC A and DDC B. 11: Output of ADC averaging block (see CH AVG EN) given to DDC A and DDC B. | | | | | | 2 | DIG BYP | R/W | 0 | This bit needs to be set to enable digital features block which includes decimation. 0: Digital feature block bypassed - lowest latency 1: Data path includes digital features | | | | | | 1 | DDC EN | R/W | 0 | Enables internal decimation filter for both channels 0: DDC disabled. 1: DDC enabled. | | | | | | 0 | 0 | R/W | 0 | Must write 0 | | | | | 图 8-58. Register control for digital features 图 8-59. Register 0x25 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|------------|-------|----------|-------|-------|-----------| | DDC MUX EN | | DECIMATION | | REAL OUT | 0 | 0 | MIX PHASE | | R/W-0 ## 表 8-32. Register 0x25 Field Descriptions | | & 6 C. Register 6 Z. Fried Descriptions | | | | | | | | |-----|-----------------------------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Bit | Field | Type | Reset | Description | | | | | | 7 | DDC MUX EN | R/W | 0 | Enables the digital mux between ADCs and decimation filters. This bit is required for DDC mux settings in register 0x24 (D4, D3) to go into effect. 0: DDC mux disabled 1: DDC mux enabled | | | | | | 6-4 | DECIMATION | R/W | 000 | Complex decimation setting. This applies to both channels. 000: Bypass mode (no decimation) 001: Decimation by 2 010: Decimation by 4 011: Decimation by 8 100: Decimation by 16 101: Decimation by 32 others: not used | | | | | | 3 | REAL OUT | R/W | 0 | This bit selects real output decimation. This mode applies to both channels. In this mode, the decimation filter is a low pass filter and no complex mixing is performed to reduce power consumption. For maximum power savings the NCO in this case should be set to 0. 0: Complex decimation 1: Real decimation | | | | | | 2-1 | 0 | R/W | 0 | Must write 0 | | | | | | 0 | MIX PHASE | R/W | 0 | This bit used to invert the NCO phase 0: NCO phase as is. 1: NCO phase inverted. | | | | | Product Folder Links: ADC3660 Submit Document Feedback **INSTRUMENTS** www.ti.com.cn # 图 8-60. Register 0x26 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-----------|------------|-------|-------|-----------|------------| | MIX G | AIN A | MIX RES A | FS/4 MIX A | MIX G | AIN B | MIX RES B | FS/4 MIX B | | R/W-0 ## 表 8-33. Register 0x26 Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | MIX GAIN A | R/W | 00 | This bit applies a 0, 3 or 6-dB digital gain to the output of digital mixer to compensate for the mixing loss for channel A. 00: no digital gain added 01: 3-dB digital gain added 10: 6-dB digital gain added 11: not used | | 5 | MIX RES A | R/W | 0 | Toggling this bit resets the NCO phase of channel A and loads the new NCO frequency. This bit does not self reset. | | 4 | FS/4 MIX A | R/W | 0 | Enables complex mixing with $F_S/4$ for DDC A. 0: $F_S/4$ mixing disabled. 1: $F_S/4$ mixing enabled. | | 3-2 | MIX GAIN B | R/W | 00 | This bit applies a 0, 3 or 6-dB digital gain to the output of digital mixer to compensate for the mixing loss for channel B. 00: no digital gain added 01: 3-dB digital gain added 10: 6-dB digital gain added 11: not used | | 1 | MIX RES B | R/W | 0 | Toggling this bit resets the NCO phase of channel B and loads the new NCO frequency. This bit does not self reset. | | 0 | FS/4 MIX B | R/W | 0 | Enables complex mixing with F <sub>S</sub> /4 for DDC B. 0: F <sub>S</sub> /4 mixing disabled. 1: F <sub>S</sub> /4 mixing enabled. | # 图 8-61. Register 0x27 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|------------|---------|---------------|-------|-------| | 0 | 0 | 0 | OP ORDER A | Q-DEL A | FS/4 MIX PH A | 0 | 0 | | R/W-0 # 表 8-34. Register 0x27 Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-5 | 0 | R/W | 0 | Must write 0 | | 4 | OP ORDER A | R/W | 0 | Swaps the I and Q output order for channel A. See 表 8-35 for recommended settings. Only used with complex decimation. Set to 0 with real decimation. 0: Output order is I[n], Q[n] 1: Output order is swapped: Q[n], I[n] | | 3 | Q-DEL A | R/W | 0 | This delays the Q-sample output of channel A by one. See 表 8-35 for recommended settings. Only used with complex decimation. Set to 0 with real decimation. 0: Output order is I[n], Q[n] 1: Q-sample is delayed by 1 sample: I[n], Q[n+1], I[n+1], Q[n+2] | | 2 | FS/4 MIX PH A | R/W | 0 | Inverts the mixer phase for channel A when using $F_S/4$ mixer 0: Mixer phase is non-inverted 1: Mixer phase is inverted | | 1-0 | 0 | R/W | 0 | Must write 0 | Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback ## 表 8-35. OP-ORDER and Q-DELAY Register Settings for Complex Decimation | <u> </u> | | | | | | | | |-----------------|----------|---------|--|--|--|--|--| | SCMOS INTERFACE | OP-ORDER | Q-DELAY | | | | | | | 2-wire | 1 | 0 | | | | | | | 1-wire | 0 | 1 | | | | | | | 1/2-wire | 1 | 1 | | | | | | # 图 8-62. Register 0x2A/B/C/D | 7 6 5 4 3 2 1 0 | | | | | | | 0 | | | |-------------------------------------------|--------------|--|-------|---------|--|--|---|--|--| | NCO A [7:0] | | | | | | | | | | | | NCO A [15:8] | | | | | | | | | | | | | NCO A | [23:16] | | | | | | | NCO A [31:24] | | | | | | | | | | | R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 | | | | | | | | | | ## 表 8-36. Register 0x2A/2B/2C/2D Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | NCO A [31:0] | R/W | | Sets the 32 bit NCO value for decimation filter channel A. The NCO value is $f_{NCO} \times 2^{32}/F_S$ In real decimation mode these registers are automatically set to 0. | ## 图 8-63. Register 0x2E/2F/30 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-------|-------|-------|------------|---------|---------------|-------|-------| | | 0 | 0 | 0 | OP ORDER B | Q-DEL B | FS/4 MIX PH B | 0 | 0 | | Γ | R/W-0 ## 表 8-37. Register 0x2E/2F/30 Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-5 | 0 | R/W | 0 | Must write 0 | | 4 | OP ORDER B | R/W Swaps the I and Q output order for channel B. Se recommended settings. Only used with complex of to 0 with real decimation. O: Output order is I[n], Q[n] 1: Output order is swapped: Q[n], I[n] | | | | 3 | Q-DEL B | R/W | 0 | This delays the Q-sample output of channel B by one. See 表 8-35 for recommended settings. Only used with complex decimation. Set to 0 with real decimation. 0: Output order is I[n], Q[n] 1: Q-sample is delayed by 1 sample: I[n], Q[n+1], I[n+1], Q[n+2] | | 2 | FS/4 MIX PH B | R/W | 0 | Inverts the mixer phase for channel B when using F <sub>S</sub> /4 mixer 0: Mixer phase is non-inverted 1: Mixer phase is inverted | | 1-0 | 0 | R/W | 0 | Must write 0 | Product Folder Links: ADC3660 www.ti.com.cn 图 8-64. Register 0x31/32/33/34 | 7 6 5 4 3 2 1 0 | | | | | | | | | | |-------------------------------------------|--------------|--|-------|---------|--|--|--|--|--| | NCO B [7:0] | | | | | | | | | | | | NCO B [15:8] | | | | | | | | | | | | | NCO B | [23:16] | | | | | | | NCO B [31:24] | | | | | | | | | | | R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 | | | | | | | | | | ## 表 8-38. Register 0x31/32/33/34 Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | NCO B [31:0] | R/W | | Sets the 32 bit NCO value for decimation filter channel B. The NCO value is $f_{NCO} \times 2^{32}/F_S$ In real decimation mode these registers are automatically set to 0. | ## 图 8-65. Register 0x8F | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|-------|-------|-------|----------|-------| | 0 | 0 | 0 | 0 | 0 | 0 | FORMAT A | 0 | | R/W-0 ## 表 8-39. Register 0x8F Field Descriptions | Bit Field | | Field | Туре | Reset | Description | | | | | |-----------|-----|----------|------|-------|---------------------------------------------------------------------------------------|--|--|--|--| | | 7-2 | 0 | R/W | 0 | Must write 0 | | | | | | | 1 | FORMAT A | R/W | 0 | This bit sets the output data format for channel A. 0: 2s complement 1: Offset binary | | | | | | | 0 | 0 | R/W | 0 | Must write 0 | | | | | ## 图 8-66. Register 0x92 | H C COLL CONSTRUCTION OF THE COLUMN C | | | | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|----------|-------|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | 0 | 0 | 0 | 0 | 0 | 0 | FORMAT B | 0 | | | | | R/W-0 | | | ## 表 8-40. Register 0x92 Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|---------------------------------------------------------------------------------------| | 7-2 | 0 | R/W | 0 | Must write 0 | | 1 | FORMAT B | R/W | 0 | This bit sets the output data format for channel B. 0: 2s complement 1: Offset binary | | 0 | 0 | R/W | 0 | Must write 0 | ## 9 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 9.1 Typical Application A sonar receiver is a typical frequency domain application for the ADC3660 and its front end circuitry is very similar to several other systems such as software defined radio (SDR), spectrum analyzer, radar or communications. Some applications require frequency coverage including DC or near DC (e.g. sonar) so it's included in this example. 图 9-1. Typical configuration for a spectrum analyzer with DC support #### 9.1.1 Design Requirements Frequency domain applications cover a wide range of frequencies from low input frequencies at or near DC in the 1st Nyquist zone to undersampling in higher Nyquist zones. If very low input frequency is supported then the input has to be DC coupled and the ADC driven by a fully differential amplifier (FDA). If low frequency support is not needed then AC coupling and use of a balun may be more suitable. The internal reference is used since DC precision is not needed. However the ADC AC performance is highly dependent on the quality of the external clock source. If in-band interferers can be present then the ADC SFDR performance will be a key care about as well. A higher ADC sampling rate is desirable in order to relax the external anti-aliasing filter – an internal decimation filter can be used to reduce the digital output rate afterwards. | 表 9-1. Design | key care-al | bouts | |---------------|-------------|-------| |---------------|-------------|-------| | FEATURE | DESCRIPTION | |------------------|----------------------------------------------------------------| | Signal Bandwidth | DC to 2 MHz | | Input Driver | Single ended to differential signal conversion and DC coupling | | Clock Source | External clock with low jitter | Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated www.ti.com.cn When designing the amplifier/filter driving circuit, the ADC input full-scale voltage needs to be taken into consideration. For example, the ADC3660 input full-scale is 3.2Vpp. When factoring in ~ 1 dB for insertion loss of the filter, then the amplifier needs to deliver close to 3.6Vpp. The amplifier distortion performance will degrade with a larger output swing and considering the ADC common mode input voltage the amplifier may not be able to deliver the full swing. The ADC3660 provides an output common mode voltage of 0.95V and the THS4551 for example can only swing all the way to its negative supply. A unipolar 3.3 V amplifier power supply will thus limit the maximum voltage swing to ~ 3.8Vpp. If a larger output swing is required (ie larger filter insertion loss) then a negative supply for the amplifier is needed in order to eliminate that limitation. Additionally input voltage protection diodes may be needed to protect the ADC from over-voltage events. 表 9-2. Output voltage swing of THS4541 vs power supply | DEVICE | MIN OUTPUT VOLTAGE | MAX SWING WITH 3.3 V/ 0 V SUPPLY | |---------|--------------------|----------------------------------| | THS4551 | VS- | 3.8 Vpp | ### 9.1.2 Detailed Design Procedure ### 9.1.2.1 Input Signal Path Depending on desired input signal frequency range the THS4551 and THS4541 provide very good low power options to drive the ADC inputs. 表 9-3 provides a comparison between the THS4551 and THS4541 and the power consumption vs usable frequency trade off. 表 9-3. Fully Differential Amplifier Options | | <u> </u> | • | |---------|--------------------------|------------------------| | DEVICE | CURRENT (IQ) PER CHANNEL | USABLE FREQUENCY RANGE | | THS4561 | 0.8 mA | < 3 MHz | | THS4551 | 1.4 mA | < 10 MHz | | THS4541 | 10 mA | < 70 MHz | The low pass filter design (topology, filter order) is driven by the application itself. However, when designing the low pass filter, the optimum load impedance for the amplifier should be taken into consideration as well. Between the low pass filter and the ADC input the sampling glitch filter needs to added as well as shown in † 8.3.1.2.1. In this example the DC - 30 MHz glitch filter is selected. #### 9.1.2.2 Sampling Clock Applications operating with low input frequencies (such as DC to 2 MHz) typically are less sensitive to performance degradation due to clock jitter. The internal ADC aperture jitter improves with faster rise and fall times (i.e. square wave vs sine wave). 表 9-4 provides an overview of the estimated SNR performance of the ADC3660 based on different amounts of jitter of the external clock source. The SNR is estimated based on ADC3660 thermal noise of 82 dBFS and input signal at -1dBFS in decimation bypass mode. 表 9-4. ADC SNR performance across vs input frequency for different amounts of external clock jitter | INPUT FREQUENCY | T <sub>J,EXT</sub> = 100 fs | T <sub>J,EXT</sub> = 250 fs | $T_{J,EXT}$ = 500 fs | T <sub>J,EXT</sub> = 1 ps | |-----------------|-----------------------------|-----------------------------|----------------------|---------------------------| | 1 MHz | 82.0 | 82.0 | 82.0 | 82.0 | | 2 MHz | 82.0 | 82.0 | 82.0 | 81.9 | | 5 MHz | 82.0 | 81.9 | 81.8 | 81.5 | Termination of the clock input should be considered for long clock traces. #### 9.1.2.3 Voltage Reference The ADC3660 is configured to internal reference operation by applying 0.6 V to the REFBUF pin. Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback ### 9.1.3 Application Curves The following FFT plots show the performance of THS4541 driving the ADC3660 operated at 65 MSPS with a full-scale input at -1 dBFS. The first FFT spectrum below shows the performance with a single tone input at $F_{IN} = 1$ MHz and decimation by 16 (real). The second FFT spectrum shows the a single tone input at $F_{IN}$ = 5 MHz and complex decimation by 16 where the NCO is programmed to 4.5 MHz. ## 9.2 Initialization Set Up After power-up, the internal registers must be initialized to their default values through a hardware reset by applying a high pulse on the RESET pin, as shown in § 9-4. - 1. Apply AVDD and IOVDD (no specific sequence required). After AVDD is applied the internal bandgap reference will power up and settle out in ~ 2ms. - 2. Configure REFBUF pin (pull high or low even if configured via SPI later on) and apply the sampling clock. - 3. Apply hardware reset. After hardware reset is released, the default registers are loaded from internal fuses and the internal power up capacitor calibration is initiated. The calibration takes approximately 200000 clock cycles. - 4. Begin programming using SPI interface. 图 9-4. Initialization of Serial Registers after Power up 表 9-5. Power-up Timing | | | MIN | TYP | MAX | UNIT | |----------------|------------------------------------------------------------------|----------|-----|-----|--------------| | t <sub>1</sub> | Power-on delay: delay from power up to logic level of REFBUF pin | 2 | | | ms | | t <sub>2</sub> | Delay from REFBUF pin logic level to RESET rising edge | 100 | | | ns | | t <sub>4</sub> | RESET pulse width | 1 | | | us | | t <sub>5</sub> | Delay from RESET disable to SEN active | ~ 200000 | | | clock cycles | # 9.2.1 Register Initialization During Operation If required, the serial interface registers can be cleared and reset to default settings during operation either: - · through a hardware reset or - by applying a software reset. When using the serial interface, set the RESET bit (D0 in register address 0x00) high. This setting initializes the internal registers to the default values and then self-resets the RESET bit low. In this case, the RESET pin is kept low. After hardware or software reset the wait time is also ~ 200000 clock cycles before the SPI registers can be programmed. # 10 Power Supply Recommendations The ADC3660 requires two different power-supplies. The AVDD rail provides power for the internal analog circuits and the ADC itself while the IOVDD rail powers the digital interface and the internal digital circuits like decimation filter or output interface mapper. Power sequencing is not required. The AVDD power supply must be low noise in order to achieve data sheet performance. In applications operating near DC, the 1/f noise contribution of the power supply needs to be considered as well. The ADC is designed for very good PSRR which aides with the power supply filter design. 图 10-1. Power supply rejection ratio (PSRR) vs frequency There are two recommended power-supply architectures: - 1. Step down using high-efficiency switching converters, followed by a second stage of regulation using a low noise LDO to provide switching noise reduction and improved voltage accuracy. - 2. Directly step down the final ADC supply voltage using high-efficiency switching converters. This approach provides the best efficiency, but care must be taken to ensure switching noise is minimized to prevent degraded ADC performance. TI WEBENCH Power Designer can be used to select and design the individual power-supply elements needed: see the WEBENCH Power Designer Recommended switching regulators for the first stage include the TPS62821, and similar devices. Recommended low dropout (LDO) linear regulators include the TPS7A4701, TPS7A90, LP5901, and similar devices. For the switch regulator only approach, the ripple filter must be designed with a notch frequency that aligns with the switching ripple frequency of the DC/DC converter. Note the switching frequency reported from WEBENCH and design the EMI filter and capacitor combination to have the notch frequency centered as needed. 10-2 and 10-3 illustrate the two approaches. AVDD and IOVDD supply voltages should not be shared in order to prevent digital switching noise from coupling into the analog signal chain. Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated 图 10-2. Example: LDO Linear Regulator Approach 图 10-3. Example Switcher-Only Approach Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback ### 11 Layout ## 11.1 Layout Guidelines There are several critical signals which require specific care during board design: - 1. Analog input and clock signals - Traces should be as short as possible and vias should be avoided where possible to minimize impedance discontinuities. - Traces should be routed using loosely coupled 100- $\Omega$ differential traces. - Differential trace lengths should be matched as close as possible to minimize phase imbalance and HD2 degradation. ### 2. Digital output interface A 20 ohm series isolation resistor should be used on each CMOS output and placed close the digital output. This isolation resistor limits the output current into the capacitive load and thus minimizes the switching noise inside the ADC. When driving longer distances a buffer should be used. The resistor value should be optimized for the desired output data rate. #### 3. Voltage reference - The bypass capacitor should be placed as close to the device pins as possible and connected between VREF and REFGND - on top layer avoiding vias. - Depending on configuration an additional bypass capacitor between REFBUF and REFGND may be recommended and should also be placed as close to pins as possible on top layer. - 4. Power and ground connections - · Provide low resistance connection paths to all power and ground pins. - · Use power and ground planes instead of traces. - Avoid narrow, isolated paths which increase the connection resistance. - Use a signal/ground/power circuit board stackup to maximize coupling between the ground and power plane. #### 11.2 Layout Example The following screen shot shows the top layer of the ADC364x/ADC3660 EVM. - Signal and clock inputs are routed as differential signals on the top layer avoiding vias. - · Serial CMOS output interface lanes with isolation resistor and digital buffer. - Bypass caps are close to the VREF pin on the top layer avoiding vias. 图 11-1. Layout example: top layer of ADC3660 EVM # 12 Device and Documentation Support # 12.1 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. ### 12.2 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 ### 12.3 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## 12.4 Glossary **TI Glossary** This glossary lists and explains terms, acronyms, and definitions. ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2021 Texas Instruments Incorporated ## 重要声明和免责声明 TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将独自承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款 () 或 TI.com.cn 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020,德州仪器 (TI) 公司 ## PACKAGE OPTION ADDENDUM 10-Dec-2020 #### **PACKAGING INFORMATION** www.ti.com | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | ADC3660IRSBR | ACTIVE | WQFN | RSB | 40 | 3000 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 105 | AZ3660 | Samples | | ADC3660IRSBT | ACTIVE | WQFN | RSB | 40 | 250 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 105 | AZ3660 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 10-Dec-2020 **PACKAGE MATERIALS INFORMATION** www.ti.com 26-Oct-2020 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | ADC3660IRSBR | WQFN | RSB | 40 | 3000 | 330.0 | 12.4 | 5.3 | 5.3 | 1.5 | 8.0 | 12.0 | Q2 | | ADC3660IRSBT | WQFN | RSB | 40 | 250 | 180.0 | 12.4 | 5.3 | 5.3 | 1.5 | 8.0 | 12.0 | Q2 | www.ti.com 26-Oct-2020 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | ADC3660IRSBR | WQFN | RSB | 40 | 3000 | 350.0 | 350.0 | 43.0 | | ADC3660IRSBT | WQFN | RSB | 40 | 250 | 210.0 | 185.0 | 35.0 | 5 x 5 mm, 0.4 mm pitch Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC QUAD FLATPACK - NO LEAD ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要声明和免责声明 TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款 (https://www.ti.com.cn/zh-cn/legal/termsofsale.html) 或 ti.com.cn 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码:200122 Copyright © 2021 德州仪器半导体技术(上海)有限公司